xref: /rk3399_rockchip-uboot/board/freescale/bsc9132qds/ddr.c (revision f15ea6e1d67782a1626d4a4922b6c20e380085e5)
141d91011SPrabhakar Kushwaha /*
241d91011SPrabhakar Kushwaha  * Copyright 2013 Freescale Semiconductor, Inc.
341d91011SPrabhakar Kushwaha  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
541d91011SPrabhakar Kushwaha  */
641d91011SPrabhakar Kushwaha 
741d91011SPrabhakar Kushwaha #include <common.h>
841d91011SPrabhakar Kushwaha #include <asm/mmu.h>
941d91011SPrabhakar Kushwaha #include <asm/immap_85xx.h>
1041d91011SPrabhakar Kushwaha #include <asm/processor.h>
11*5614e71bSYork Sun #include <fsl_ddr_sdram.h>
12*5614e71bSYork Sun #include <fsl_ddr_dimm_params.h>
1341d91011SPrabhakar Kushwaha #include <asm/io.h>
1441d91011SPrabhakar Kushwaha #include <asm/fsl_law.h>
1541d91011SPrabhakar Kushwaha 
1641d91011SPrabhakar Kushwaha DECLARE_GLOBAL_DATA_PTR;
1741d91011SPrabhakar Kushwaha 
1841d91011SPrabhakar Kushwaha #ifndef CONFIG_SYS_DDR_RAW_TIMING
1941d91011SPrabhakar Kushwaha 
2041d91011SPrabhakar Kushwaha fsl_ddr_cfg_regs_t ddr_cfg_regs_800 = {
2141d91011SPrabhakar Kushwaha 	.cs[0].bnds = CONFIG_SYS_DDR_CS0_BNDS,
2241d91011SPrabhakar Kushwaha 	.cs[0].config = CONFIG_SYS_DDR_CS0_CONFIG,
2341d91011SPrabhakar Kushwaha 	.cs[0].config_2 = CONFIG_SYS_DDR_CS0_CONFIG_2,
2441d91011SPrabhakar Kushwaha 	.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3_800,
2541d91011SPrabhakar Kushwaha 	.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0_800,
2641d91011SPrabhakar Kushwaha 	.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_800,
2741d91011SPrabhakar Kushwaha 	.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_800,
2841d91011SPrabhakar Kushwaha 	.ddr_sdram_cfg = CONFIG_SYS_DDR_CONTROL,
2941d91011SPrabhakar Kushwaha 	.ddr_sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL_2,
3041d91011SPrabhakar Kushwaha 	.ddr_sdram_mode = CONFIG_SYS_DDR_MODE_1_800,
3141d91011SPrabhakar Kushwaha 	.ddr_sdram_mode_2 = CONFIG_SYS_DDR_MODE_2_800,
3241d91011SPrabhakar Kushwaha 	.ddr_sdram_md_cntl = CONFIG_SYS_DDR_MODE_CONTROL,
3341d91011SPrabhakar Kushwaha 	.ddr_sdram_interval = CONFIG_SYS_DDR_INTERVAL_800,
3441d91011SPrabhakar Kushwaha 	.ddr_data_init = CONFIG_MEM_INIT_VALUE,
3541d91011SPrabhakar Kushwaha 	.ddr_sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL_800,
3641d91011SPrabhakar Kushwaha 	.ddr_init_addr = CONFIG_SYS_DDR_INIT_ADDR,
3741d91011SPrabhakar Kushwaha 	.ddr_init_ext_addr = CONFIG_SYS_DDR_INIT_EXT_ADDR,
3841d91011SPrabhakar Kushwaha 	.timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4,
3941d91011SPrabhakar Kushwaha 	.timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
4041d91011SPrabhakar Kushwaha 	.ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CONTROL,
4141d91011SPrabhakar Kushwaha 	.ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CONTROL_800,
4241d91011SPrabhakar Kushwaha 	.ddr_sr_cntr = CONFIG_SYS_DDR_SR_CNTR,
4341d91011SPrabhakar Kushwaha 	.ddr_sdram_rcw_1 = CONFIG_SYS_DDR_RCW_1,
4441d91011SPrabhakar Kushwaha 	.ddr_sdram_rcw_2 = CONFIG_SYS_DDR_RCW_2
4541d91011SPrabhakar Kushwaha };
4641d91011SPrabhakar Kushwaha 
4741d91011SPrabhakar Kushwaha fsl_ddr_cfg_regs_t ddr_cfg_regs_1333 = {
4841d91011SPrabhakar Kushwaha 	.cs[0].bnds = CONFIG_SYS_DDR_CS0_BNDS,
4941d91011SPrabhakar Kushwaha 	.cs[0].config = CONFIG_SYS_DDR_CS0_CONFIG,
5041d91011SPrabhakar Kushwaha 	.cs[0].config_2 = CONFIG_SYS_DDR_CS0_CONFIG_2,
5141d91011SPrabhakar Kushwaha 	.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3_1333,
5241d91011SPrabhakar Kushwaha 	.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0_1333,
5341d91011SPrabhakar Kushwaha 	.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_1333,
5441d91011SPrabhakar Kushwaha 	.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_1333,
5541d91011SPrabhakar Kushwaha 	.ddr_sdram_cfg = CONFIG_SYS_DDR_CONTROL,
5641d91011SPrabhakar Kushwaha 	.ddr_sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL_2,
5741d91011SPrabhakar Kushwaha 	.ddr_sdram_mode = CONFIG_SYS_DDR_MODE_1_1333,
5841d91011SPrabhakar Kushwaha 	.ddr_sdram_mode_2 = CONFIG_SYS_DDR_MODE_2_1333,
5941d91011SPrabhakar Kushwaha 	.ddr_sdram_md_cntl = CONFIG_SYS_DDR_MODE_CONTROL,
6041d91011SPrabhakar Kushwaha 	.ddr_sdram_interval = CONFIG_SYS_DDR_INTERVAL_1333,
6141d91011SPrabhakar Kushwaha 	.ddr_data_init = CONFIG_MEM_INIT_VALUE,
6241d91011SPrabhakar Kushwaha 	.ddr_sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL_1333,
6341d91011SPrabhakar Kushwaha 	.ddr_init_addr = CONFIG_SYS_DDR_INIT_ADDR,
6441d91011SPrabhakar Kushwaha 	.ddr_init_ext_addr = CONFIG_SYS_DDR_INIT_EXT_ADDR,
6541d91011SPrabhakar Kushwaha 	.timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4,
6641d91011SPrabhakar Kushwaha 	.timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
6741d91011SPrabhakar Kushwaha 	.ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CONTROL,
6841d91011SPrabhakar Kushwaha 	.ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CONTROL_1333,
6941d91011SPrabhakar Kushwaha 	.ddr_sr_cntr = CONFIG_SYS_DDR_SR_CNTR,
7041d91011SPrabhakar Kushwaha 	.ddr_sdram_rcw_1 = CONFIG_SYS_DDR_RCW_1,
7141d91011SPrabhakar Kushwaha 	.ddr_sdram_rcw_2 = CONFIG_SYS_DDR_RCW_2
7241d91011SPrabhakar Kushwaha };
7341d91011SPrabhakar Kushwaha 
7441d91011SPrabhakar Kushwaha 
7541d91011SPrabhakar Kushwaha fixed_ddr_parm_t fixed_ddr_parm_0[] = {
7641d91011SPrabhakar Kushwaha 	{750, 850, &ddr_cfg_regs_800},
7741d91011SPrabhakar Kushwaha 	{1060, 1333, &ddr_cfg_regs_1333},
7841d91011SPrabhakar Kushwaha 	{0, 0, NULL}
7941d91011SPrabhakar Kushwaha };
8041d91011SPrabhakar Kushwaha 
8141d91011SPrabhakar Kushwaha /*
8241d91011SPrabhakar Kushwaha  * Fixed sdram init -- doesn't use serial presence detect.
8341d91011SPrabhakar Kushwaha  */
fixed_sdram(void)8441d91011SPrabhakar Kushwaha phys_size_t fixed_sdram(void)
8541d91011SPrabhakar Kushwaha {
8641d91011SPrabhakar Kushwaha 	int i;
8741d91011SPrabhakar Kushwaha 	char buf[32];
8841d91011SPrabhakar Kushwaha 	fsl_ddr_cfg_regs_t ddr_cfg_regs;
8941d91011SPrabhakar Kushwaha 	phys_size_t ddr_size;
9041d91011SPrabhakar Kushwaha 	ulong ddr_freq, ddr_freq_mhz;
9141d91011SPrabhakar Kushwaha 
9241d91011SPrabhakar Kushwaha 	ddr_freq = get_ddr_freq(0);
9341d91011SPrabhakar Kushwaha 	ddr_freq_mhz = ddr_freq / 1000000;
9441d91011SPrabhakar Kushwaha 
9541d91011SPrabhakar Kushwaha 	printf("Configuring DDR for %s MT/s data rate\n",
9641d91011SPrabhakar Kushwaha 				strmhz(buf, ddr_freq));
9741d91011SPrabhakar Kushwaha 
9841d91011SPrabhakar Kushwaha 	for (i = 0; fixed_ddr_parm_0[i].max_freq > 0; i++) {
9941d91011SPrabhakar Kushwaha 		if ((ddr_freq_mhz > fixed_ddr_parm_0[i].min_freq) &&
10041d91011SPrabhakar Kushwaha 		   (ddr_freq_mhz <= fixed_ddr_parm_0[i].max_freq)) {
10141d91011SPrabhakar Kushwaha 			memcpy(&ddr_cfg_regs, fixed_ddr_parm_0[i].ddr_settings,
10241d91011SPrabhakar Kushwaha 							sizeof(ddr_cfg_regs));
10341d91011SPrabhakar Kushwaha 			break;
10441d91011SPrabhakar Kushwaha 		}
10541d91011SPrabhakar Kushwaha 	}
10641d91011SPrabhakar Kushwaha 
10741d91011SPrabhakar Kushwaha 	if (fixed_ddr_parm_0[i].max_freq == 0)
10841d91011SPrabhakar Kushwaha 		panic("Unsupported DDR data rate %s MT/s data rate\n",
10941d91011SPrabhakar Kushwaha 					strmhz(buf, ddr_freq));
11041d91011SPrabhakar Kushwaha 
11141d91011SPrabhakar Kushwaha 	ddr_size = (phys_size_t) CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
112c63e1370SYork Sun 	fsl_ddr_set_memctl_regs(&ddr_cfg_regs, 0, 0);
11341d91011SPrabhakar Kushwaha 
11441d91011SPrabhakar Kushwaha 	if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE, ddr_size,
11541d91011SPrabhakar Kushwaha 					LAW_TRGT_IF_DDR_1) < 0) {
11641d91011SPrabhakar Kushwaha 		printf("ERROR setting Local Access Windows for DDR\n");
11741d91011SPrabhakar Kushwaha 		return 0;
11841d91011SPrabhakar Kushwaha 	}
11941d91011SPrabhakar Kushwaha 
12041d91011SPrabhakar Kushwaha 	return ddr_size;
12141d91011SPrabhakar Kushwaha }
12241d91011SPrabhakar Kushwaha 
12341d91011SPrabhakar Kushwaha #else /* CONFIG_SYS_DDR_RAW_TIMING */
12441d91011SPrabhakar Kushwaha /* Micron MT41J512M8_187E */
12541d91011SPrabhakar Kushwaha dimm_params_t ddr_raw_timing = {
12641d91011SPrabhakar Kushwaha 	.n_ranks = 1,
12741d91011SPrabhakar Kushwaha 	.rank_density = 1073741824u,
12841d91011SPrabhakar Kushwaha 	.capacity = 1073741824u,
12941d91011SPrabhakar Kushwaha 	.primary_sdram_width = 32,
13041d91011SPrabhakar Kushwaha 	.ec_sdram_width = 0,
13141d91011SPrabhakar Kushwaha 	.registered_dimm = 0,
13241d91011SPrabhakar Kushwaha 	.mirrored_dimm = 0,
13341d91011SPrabhakar Kushwaha 	.n_row_addr = 15,
13441d91011SPrabhakar Kushwaha 	.n_col_addr = 10,
13541d91011SPrabhakar Kushwaha 	.n_banks_per_sdram_device = 8,
13641d91011SPrabhakar Kushwaha 	.edc_config = 0,
13741d91011SPrabhakar Kushwaha 	.burst_lengths_bitmask = 0x0c,
13841d91011SPrabhakar Kushwaha 
1390dd38a35SPriyanka Jain 	.tckmin_x_ps = 1870,
1400dd38a35SPriyanka Jain 	.caslat_x = 0x1e << 4,	/* 5,6,7,8 */
1410dd38a35SPriyanka Jain 	.taa_ps = 13125,
1420dd38a35SPriyanka Jain 	.twr_ps = 15000,
1430dd38a35SPriyanka Jain 	.trcd_ps = 13125,
1440dd38a35SPriyanka Jain 	.trrd_ps = 7500,
1450dd38a35SPriyanka Jain 	.trp_ps = 13125,
1460dd38a35SPriyanka Jain 	.tras_ps = 37500,
1470dd38a35SPriyanka Jain 	.trc_ps = 50625,
1480dd38a35SPriyanka Jain 	.trfc_ps = 160000,
1490dd38a35SPriyanka Jain 	.twtr_ps = 7500,
1500dd38a35SPriyanka Jain 	.trtp_ps = 7500,
15141d91011SPrabhakar Kushwaha 	.refresh_rate_ps = 7800000,
1520dd38a35SPriyanka Jain 	.tfaw_ps = 37500,
15341d91011SPrabhakar Kushwaha };
15441d91011SPrabhakar Kushwaha 
fsl_ddr_get_dimm_params(dimm_params_t * pdimm,unsigned int controller_number,unsigned int dimm_number)15541d91011SPrabhakar Kushwaha int fsl_ddr_get_dimm_params(dimm_params_t *pdimm,
15641d91011SPrabhakar Kushwaha 		unsigned int controller_number,
15741d91011SPrabhakar Kushwaha 		unsigned int dimm_number)
15841d91011SPrabhakar Kushwaha {
15941d91011SPrabhakar Kushwaha 	const char dimm_model[] = "Fixed DDR on board";
16041d91011SPrabhakar Kushwaha 
16141d91011SPrabhakar Kushwaha 	if ((controller_number == 0) && (dimm_number == 0)) {
16241d91011SPrabhakar Kushwaha 		memcpy(pdimm, &ddr_raw_timing, sizeof(dimm_params_t));
16341d91011SPrabhakar Kushwaha 		memset(pdimm->mpart, 0, sizeof(pdimm->mpart));
16441d91011SPrabhakar Kushwaha 		memcpy(pdimm->mpart, dimm_model, sizeof(dimm_model) - 1);
16541d91011SPrabhakar Kushwaha 	}
16641d91011SPrabhakar Kushwaha 
16741d91011SPrabhakar Kushwaha 	return 0;
16841d91011SPrabhakar Kushwaha }
16941d91011SPrabhakar Kushwaha 
fsl_ddr_board_options(memctl_options_t * popts,dimm_params_t * pdimm,unsigned int ctrl_num)17041d91011SPrabhakar Kushwaha void fsl_ddr_board_options(memctl_options_t *popts,
17141d91011SPrabhakar Kushwaha 				dimm_params_t *pdimm,
17241d91011SPrabhakar Kushwaha 				unsigned int ctrl_num)
17341d91011SPrabhakar Kushwaha {
17441d91011SPrabhakar Kushwaha 	int i;
17541d91011SPrabhakar Kushwaha 	popts->clk_adjust = 6;
17641d91011SPrabhakar Kushwaha 	popts->cpo_override = 0x1f;
17741d91011SPrabhakar Kushwaha 	popts->write_data_delay = 2;
17841d91011SPrabhakar Kushwaha 	popts->half_strength_driver_enable = 1;
17941d91011SPrabhakar Kushwaha 	/* Write leveling override */
18041d91011SPrabhakar Kushwaha 	popts->wrlvl_en = 1;
18141d91011SPrabhakar Kushwaha 	popts->wrlvl_override = 1;
18241d91011SPrabhakar Kushwaha 	popts->wrlvl_sample = 0xf;
18341d91011SPrabhakar Kushwaha 	popts->wrlvl_start = 0x8;
18441d91011SPrabhakar Kushwaha 	popts->trwt_override = 1;
18541d91011SPrabhakar Kushwaha 	popts->trwt = 0;
18641d91011SPrabhakar Kushwaha 
18741d91011SPrabhakar Kushwaha 	for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
18841d91011SPrabhakar Kushwaha 		popts->cs_local_opts[i].odt_rd_cfg = FSL_DDR_ODT_NEVER;
18941d91011SPrabhakar Kushwaha 		popts->cs_local_opts[i].odt_wr_cfg = FSL_DDR_ODT_CS;
19041d91011SPrabhakar Kushwaha 	}
19141d91011SPrabhakar Kushwaha }
19241d91011SPrabhakar Kushwaha 
19341d91011SPrabhakar Kushwaha #endif /* CONFIG_SYS_DDR_RAW_TIMING */
194