1eef88dfbSDaniel Schwierzeck/* 2eef88dfbSDaniel Schwierzeck * Startup Code for MIPS32 CPU-core 3eef88dfbSDaniel Schwierzeck * 4eef88dfbSDaniel Schwierzeck * Copyright (c) 2003 Wolfgang Denk <wd@denx.de> 5eef88dfbSDaniel Schwierzeck * 6eef88dfbSDaniel Schwierzeck * SPDX-License-Identifier: GPL-2.0+ 7eef88dfbSDaniel Schwierzeck */ 8eef88dfbSDaniel Schwierzeck 9eef88dfbSDaniel Schwierzeck#include <asm-offsets.h> 10eef88dfbSDaniel Schwierzeck#include <config.h> 11eef88dfbSDaniel Schwierzeck#include <asm/asm.h> 12eef88dfbSDaniel Schwierzeck#include <asm/regdef.h> 13eef88dfbSDaniel Schwierzeck#include <asm/mipsregs.h> 14eef88dfbSDaniel Schwierzeck 15eef88dfbSDaniel Schwierzeck#ifndef CONFIG_SYS_INIT_SP_ADDR 16eef88dfbSDaniel Schwierzeck#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + \ 17eef88dfbSDaniel Schwierzeck CONFIG_SYS_INIT_SP_OFFSET) 18eef88dfbSDaniel Schwierzeck#endif 19eef88dfbSDaniel Schwierzeck 20eef88dfbSDaniel Schwierzeck#ifdef CONFIG_32BIT 21eef88dfbSDaniel Schwierzeck# define MIPS_RELOC 3 22eef88dfbSDaniel Schwierzeck# define STATUS_SET 0 23eef88dfbSDaniel Schwierzeck#endif 24eef88dfbSDaniel Schwierzeck 25eef88dfbSDaniel Schwierzeck#ifdef CONFIG_64BIT 26eef88dfbSDaniel Schwierzeck# ifdef CONFIG_SYS_LITTLE_ENDIAN 27eef88dfbSDaniel Schwierzeck# define MIPS64_R_INFO(ssym, r_type3, r_type2, r_type) \ 28eef88dfbSDaniel Schwierzeck (((r_type) << 24) | ((r_type2) << 16) | ((r_type3) << 8) | (ssym)) 29eef88dfbSDaniel Schwierzeck# else 30eef88dfbSDaniel Schwierzeck# define MIPS64_R_INFO(ssym, r_type3, r_type2, r_type) \ 31eef88dfbSDaniel Schwierzeck ((r_type) | ((r_type2) << 8) | ((r_type3) << 16) | (ssym) << 24) 32eef88dfbSDaniel Schwierzeck# endif 33eef88dfbSDaniel Schwierzeck# define MIPS_RELOC MIPS64_R_INFO(0x00, 0x00, 0x12, 0x03) 34eef88dfbSDaniel Schwierzeck# define STATUS_SET ST0_KX 35eef88dfbSDaniel Schwierzeck#endif 36eef88dfbSDaniel Schwierzeck 37eef88dfbSDaniel Schwierzeck /* 38eef88dfbSDaniel Schwierzeck * For the moment disable interrupts, mark the kernel mode and 39eef88dfbSDaniel Schwierzeck * set ST0_KX so that the CPU does not spit fire when using 40eef88dfbSDaniel Schwierzeck * 64-bit addresses. 41eef88dfbSDaniel Schwierzeck */ 42eef88dfbSDaniel Schwierzeck .macro setup_c0_status set clr 43eef88dfbSDaniel Schwierzeck .set push 44eef88dfbSDaniel Schwierzeck mfc0 t0, CP0_STATUS 45eef88dfbSDaniel Schwierzeck or t0, ST0_CU0 | \set | 0x1f | \clr 46eef88dfbSDaniel Schwierzeck xor t0, 0x1f | \clr 47eef88dfbSDaniel Schwierzeck mtc0 t0, CP0_STATUS 48eef88dfbSDaniel Schwierzeck .set noreorder 49eef88dfbSDaniel Schwierzeck sll zero, 3 # ehb 50eef88dfbSDaniel Schwierzeck .set pop 51eef88dfbSDaniel Schwierzeck .endm 52eef88dfbSDaniel Schwierzeck 53eef88dfbSDaniel Schwierzeck .set noreorder 54eef88dfbSDaniel Schwierzeck 5511349298SDaniel SchwierzeckENTRY(_start) 56a187559eSBin Meng /* U-Boot entry point */ 57eef88dfbSDaniel Schwierzeck b reset 58eef88dfbSDaniel Schwierzeck nop 59eef88dfbSDaniel Schwierzeck 60eef88dfbSDaniel Schwierzeck#if defined(CONFIG_SYS_XWAY_EBU_BOOTCFG) 61eef88dfbSDaniel Schwierzeck /* 62eef88dfbSDaniel Schwierzeck * Almost all Lantiq XWAY SoC devices have an external bus unit (EBU) to 63eef88dfbSDaniel Schwierzeck * access external NOR flashes. If the board boots from NOR flash the 64eef88dfbSDaniel Schwierzeck * internal BootROM does a blind read at address 0xB0000010 to read the 65eef88dfbSDaniel Schwierzeck * initial configuration for that EBU in order to access the flash 66eef88dfbSDaniel Schwierzeck * device with correct parameters. This config option is board-specific. 67eef88dfbSDaniel Schwierzeck */ 68*af3971f8SDaniel Schwierzeck .org 0x10 69eef88dfbSDaniel Schwierzeck .word CONFIG_SYS_XWAY_EBU_BOOTCFG 70eef88dfbSDaniel Schwierzeck .word 0x0 71*af3971f8SDaniel Schwierzeck#endif 72*af3971f8SDaniel Schwierzeck#if defined(CONFIG_MALTA) 73eef88dfbSDaniel Schwierzeck /* 74eef88dfbSDaniel Schwierzeck * Linux expects the Board ID here. 75eef88dfbSDaniel Schwierzeck */ 76*af3971f8SDaniel Schwierzeck .org 0x10 77eef88dfbSDaniel Schwierzeck .word 0x00000420 # 0x420 (Malta Board with CoreLV) 78eef88dfbSDaniel Schwierzeck .word 0x00000000 79eef88dfbSDaniel Schwierzeck#endif 80eef88dfbSDaniel Schwierzeck 81*af3971f8SDaniel Schwierzeck#if defined(CONFIG_ROM_EXCEPTION_VECTORS) 82eef88dfbSDaniel Schwierzeck .org 0x200 83eef88dfbSDaniel Schwierzeck /* TLB refill, 32 bit task */ 84eef88dfbSDaniel Schwierzeck1: b 1b 85eef88dfbSDaniel Schwierzeck nop 86eef88dfbSDaniel Schwierzeck 87eef88dfbSDaniel Schwierzeck .org 0x280 88eef88dfbSDaniel Schwierzeck /* XTLB refill, 64 bit task */ 89eef88dfbSDaniel Schwierzeck1: b 1b 90eef88dfbSDaniel Schwierzeck nop 91eef88dfbSDaniel Schwierzeck 92eef88dfbSDaniel Schwierzeck .org 0x300 93eef88dfbSDaniel Schwierzeck /* Cache error exception */ 94eef88dfbSDaniel Schwierzeck1: b 1b 95eef88dfbSDaniel Schwierzeck nop 96eef88dfbSDaniel Schwierzeck 97eef88dfbSDaniel Schwierzeck .org 0x380 98eef88dfbSDaniel Schwierzeck /* General exception */ 99eef88dfbSDaniel Schwierzeck1: b 1b 100eef88dfbSDaniel Schwierzeck nop 101eef88dfbSDaniel Schwierzeck 102eef88dfbSDaniel Schwierzeck .org 0x400 103eef88dfbSDaniel Schwierzeck /* Catch interrupt exceptions */ 104eef88dfbSDaniel Schwierzeck1: b 1b 105eef88dfbSDaniel Schwierzeck nop 106eef88dfbSDaniel Schwierzeck 107eef88dfbSDaniel Schwierzeck .org 0x480 108eef88dfbSDaniel Schwierzeck /* EJTAG debug exception */ 109eef88dfbSDaniel Schwierzeck1: b 1b 110eef88dfbSDaniel Schwierzeck nop 111eef88dfbSDaniel Schwierzeck 112*af3971f8SDaniel Schwierzeck .org 0x500 113*af3971f8SDaniel Schwierzeck#endif 114*af3971f8SDaniel Schwierzeck 115eef88dfbSDaniel Schwierzeckreset: 11631d36f74SPaul Burton#if __mips_isa_rev >= 6 11731d36f74SPaul Burton mfc0 t0, CP0_CONFIG, 5 11831d36f74SPaul Burton and t0, t0, MIPS_CONF5_VP 11931d36f74SPaul Burton beqz t0, 1f 12031d36f74SPaul Burton nop 12131d36f74SPaul Burton 12231d36f74SPaul Burton b 2f 12331d36f74SPaul Burton mfc0 t0, CP0_GLOBALNUMBER 12431d36f74SPaul Burton#endif 12531d36f74SPaul Burton 12631d36f74SPaul Burton1: mfc0 t0, CP0_EBASE 12731d36f74SPaul Burton and t0, t0, EBASE_CPUNUM 12831d36f74SPaul Burton 12931d36f74SPaul Burton /* Hang if this isn't the first CPU in the system */ 13031d36f74SPaul Burton2: beqz t0, 4f 13131d36f74SPaul Burton nop 13231d36f74SPaul Burton3: wait 13331d36f74SPaul Burton b 3b 13431d36f74SPaul Burton nop 135eef88dfbSDaniel Schwierzeck 136eef88dfbSDaniel Schwierzeck /* Clear watch registers */ 13731d36f74SPaul Burton4: MTC0 zero, CP0_WATCHLO 138e26e8dc8SDaniel Schwierzeck mtc0 zero, CP0_WATCHHI 139eef88dfbSDaniel Schwierzeck 140eef88dfbSDaniel Schwierzeck /* WP(Watch Pending), SW0/1 should be cleared */ 141eef88dfbSDaniel Schwierzeck mtc0 zero, CP0_CAUSE 142eef88dfbSDaniel Schwierzeck 143eef88dfbSDaniel Schwierzeck setup_c0_status STATUS_SET 0 144eef88dfbSDaniel Schwierzeck 145eef88dfbSDaniel Schwierzeck /* Init Timer */ 146eef88dfbSDaniel Schwierzeck mtc0 zero, CP0_COUNT 147eef88dfbSDaniel Schwierzeck mtc0 zero, CP0_COMPARE 148eef88dfbSDaniel Schwierzeck 149eef88dfbSDaniel Schwierzeck#ifndef CONFIG_SKIP_LOWLEVEL_INIT 1504f9226b4SPaul Burton mfc0 t0, CP0_CONFIG 1514f9226b4SPaul Burton and t0, t0, MIPS_CONF_IMPL 1524f9226b4SPaul Burton or t0, t0, CONF_CM_UNCACHED 153eef88dfbSDaniel Schwierzeck mtc0 t0, CP0_CONFIG 154c5b8412dSPaul Burton ehb 155eef88dfbSDaniel Schwierzeck#endif 156eef88dfbSDaniel Schwierzeck 157eef88dfbSDaniel Schwierzeck /* 158eef88dfbSDaniel Schwierzeck * Initialize $gp, force pointer sized alignment of bal instruction to 159eef88dfbSDaniel Schwierzeck * forbid the compiler to put nop's between bal and _gp. This is 160eef88dfbSDaniel Schwierzeck * required to keep _gp and ra aligned to 8 byte. 161eef88dfbSDaniel Schwierzeck */ 162eef88dfbSDaniel Schwierzeck .align PTRLOG 163eef88dfbSDaniel Schwierzeck bal 1f 164eef88dfbSDaniel Schwierzeck nop 165eef88dfbSDaniel Schwierzeck PTR _gp 166eef88dfbSDaniel Schwierzeck1: 167eef88dfbSDaniel Schwierzeck PTR_L gp, 0(ra) 168eef88dfbSDaniel Schwierzeck 169b2b135d9SPaul Burton#ifdef CONFIG_MIPS_CM 170b2b135d9SPaul Burton PTR_LA t9, mips_cm_map 171b2b135d9SPaul Burton jalr t9 172b2b135d9SPaul Burton nop 173b2b135d9SPaul Burton#endif 174b2b135d9SPaul Burton 175eef88dfbSDaniel Schwierzeck#ifndef CONFIG_SKIP_LOWLEVEL_INIT 176f8981277SPaul Burton# ifdef CONFIG_SYS_MIPS_CACHE_INIT_RAM_LOAD 177eef88dfbSDaniel Schwierzeck /* Initialize any external memory */ 178eef88dfbSDaniel Schwierzeck PTR_LA t9, lowlevel_init 179eef88dfbSDaniel Schwierzeck jalr t9 180eef88dfbSDaniel Schwierzeck nop 181f8981277SPaul Burton# endif 182eef88dfbSDaniel Schwierzeck 183eef88dfbSDaniel Schwierzeck /* Initialize caches... */ 184eef88dfbSDaniel Schwierzeck PTR_LA t9, mips_cache_reset 185eef88dfbSDaniel Schwierzeck jalr t9 186eef88dfbSDaniel Schwierzeck nop 187f8981277SPaul Burton 188f8981277SPaul Burton# ifndef CONFIG_SYS_MIPS_CACHE_INIT_RAM_LOAD 189f8981277SPaul Burton /* Initialize any external memory */ 190f8981277SPaul Burton PTR_LA t9, lowlevel_init 191f8981277SPaul Burton jalr t9 192f8981277SPaul Burton nop 193f8981277SPaul Burton# endif 194eef88dfbSDaniel Schwierzeck#endif 195eef88dfbSDaniel Schwierzeck 196eef88dfbSDaniel Schwierzeck /* Set up temporary stack */ 197e26e8dc8SDaniel Schwierzeck li t0, -16 198eef88dfbSDaniel Schwierzeck PTR_LI t1, CONFIG_SYS_INIT_SP_ADDR 199eef88dfbSDaniel Schwierzeck and sp, t1, t0 # force 16 byte alignment 2009f8ac824SPaul Burton PTR_SUBU \ 2019f8ac824SPaul Burton sp, sp, GD_SIZE # reserve space for gd 202eef88dfbSDaniel Schwierzeck and sp, sp, t0 # force 16 byte alignment 203eef88dfbSDaniel Schwierzeck move k0, sp # save gd pointer 204eef88dfbSDaniel Schwierzeck#ifdef CONFIG_SYS_MALLOC_F_LEN 205e26e8dc8SDaniel Schwierzeck li t2, CONFIG_SYS_MALLOC_F_LEN 2069f8ac824SPaul Burton PTR_SUBU \ 2079f8ac824SPaul Burton sp, sp, t2 # reserve space for early malloc 208eef88dfbSDaniel Schwierzeck and sp, sp, t0 # force 16 byte alignment 209eef88dfbSDaniel Schwierzeck#endif 210eef88dfbSDaniel Schwierzeck move fp, sp 211eef88dfbSDaniel Schwierzeck 212eef88dfbSDaniel Schwierzeck /* Clear gd */ 213eef88dfbSDaniel Schwierzeck move t0, k0 214eef88dfbSDaniel Schwierzeck1: 215e26e8dc8SDaniel Schwierzeck PTR_S zero, 0(t0) 216eef88dfbSDaniel Schwierzeck blt t0, t1, 1b 2179f8ac824SPaul Burton PTR_ADDIU t0, PTRSIZE 218eef88dfbSDaniel Schwierzeck 219eef88dfbSDaniel Schwierzeck#ifdef CONFIG_SYS_MALLOC_F_LEN 220e26e8dc8SDaniel Schwierzeck PTR_S sp, GD_MALLOC_BASE(k0) # gd->malloc_base offset 221eef88dfbSDaniel Schwierzeck#endif 222e26e8dc8SDaniel Schwierzeck 223a6279099SPurna Chandra Mandal move a0, zero # a0 <-- boot_flags = 0 224eef88dfbSDaniel Schwierzeck PTR_LA t9, board_init_f 225eef88dfbSDaniel Schwierzeck jr t9 226eef88dfbSDaniel Schwierzeck move ra, zero 227eef88dfbSDaniel Schwierzeck 22811349298SDaniel Schwierzeck END(_start) 22911349298SDaniel Schwierzeck 230eef88dfbSDaniel Schwierzeck/* 231eef88dfbSDaniel Schwierzeck * void relocate_code (addr_sp, gd, addr_moni) 232eef88dfbSDaniel Schwierzeck * 233eef88dfbSDaniel Schwierzeck * This "function" does not return, instead it continues in RAM 234eef88dfbSDaniel Schwierzeck * after relocating the monitor code. 235eef88dfbSDaniel Schwierzeck * 236eef88dfbSDaniel Schwierzeck * a0 = addr_sp 237eef88dfbSDaniel Schwierzeck * a1 = gd 238eef88dfbSDaniel Schwierzeck * a2 = destination address 239eef88dfbSDaniel Schwierzeck */ 24011349298SDaniel SchwierzeckENTRY(relocate_code) 241eef88dfbSDaniel Schwierzeck move sp, a0 # set new stack pointer 242eef88dfbSDaniel Schwierzeck move fp, sp 243eef88dfbSDaniel Schwierzeck 244eef88dfbSDaniel Schwierzeck move s0, a1 # save gd in s0 245eef88dfbSDaniel Schwierzeck move s2, a2 # save destination address in s2 246eef88dfbSDaniel Schwierzeck 247eef88dfbSDaniel Schwierzeck PTR_LI t0, CONFIG_SYS_MONITOR_BASE 248eef88dfbSDaniel Schwierzeck PTR_SUB s1, s2, t0 # s1 <-- relocation offset 249eef88dfbSDaniel Schwierzeck 250d263cda5SPaul Burton PTR_LA t2, __image_copy_end 251eef88dfbSDaniel Schwierzeck move t1, a2 252eef88dfbSDaniel Schwierzeck 253eef88dfbSDaniel Schwierzeck /* 254eef88dfbSDaniel Schwierzeck * t0 = source address 255eef88dfbSDaniel Schwierzeck * t1 = target address 256eef88dfbSDaniel Schwierzeck * t2 = source end address 257eef88dfbSDaniel Schwierzeck */ 258eef88dfbSDaniel Schwierzeck1: 259e26e8dc8SDaniel Schwierzeck PTR_L t3, 0(t0) 260e26e8dc8SDaniel Schwierzeck PTR_S t3, 0(t1) 261e26e8dc8SDaniel Schwierzeck PTR_ADDU t0, PTRSIZE 262eef88dfbSDaniel Schwierzeck blt t0, t2, 1b 263e26e8dc8SDaniel Schwierzeck PTR_ADDU t1, PTRSIZE 264eef88dfbSDaniel Schwierzeck 265eef88dfbSDaniel Schwierzeck /* 266eef88dfbSDaniel Schwierzeck * Now we want to update GOT. 267eef88dfbSDaniel Schwierzeck * 268eef88dfbSDaniel Schwierzeck * GOT[0] is reserved. GOT[1] is also reserved for the dynamic object 269eef88dfbSDaniel Schwierzeck * generated by GNU ld. Skip these reserved entries from relocation. 270eef88dfbSDaniel Schwierzeck */ 271d263cda5SPaul Burton PTR_LA t3, num_got_entries 272d263cda5SPaul Burton PTR_LA t8, _GLOBAL_OFFSET_TABLE_ 273eef88dfbSDaniel Schwierzeck PTR_ADD t8, s1 # t8 now holds relocated _G_O_T_ 2749f8ac824SPaul Burton PTR_ADDIU t8, t8, 2 * PTRSIZE # skipping first two entries 275eef88dfbSDaniel Schwierzeck PTR_LI t2, 2 276eef88dfbSDaniel Schwierzeck1: 277eef88dfbSDaniel Schwierzeck PTR_L t1, 0(t8) 278eef88dfbSDaniel Schwierzeck beqz t1, 2f 279eef88dfbSDaniel Schwierzeck PTR_ADD t1, s1 280eef88dfbSDaniel Schwierzeck PTR_S t1, 0(t8) 281eef88dfbSDaniel Schwierzeck2: 2829f8ac824SPaul Burton PTR_ADDIU t2, 1 283eef88dfbSDaniel Schwierzeck blt t2, t3, 1b 2849f8ac824SPaul Burton PTR_ADDIU t8, PTRSIZE 285eef88dfbSDaniel Schwierzeck 286eef88dfbSDaniel Schwierzeck /* Update dynamic relocations */ 287d263cda5SPaul Burton PTR_LA t1, __rel_dyn_start 288d263cda5SPaul Burton PTR_LA t2, __rel_dyn_end 289eef88dfbSDaniel Schwierzeck 290eef88dfbSDaniel Schwierzeck b 2f # skip first reserved entry 2919f8ac824SPaul Burton PTR_ADDIU t1, 2 * PTRSIZE 292eef88dfbSDaniel Schwierzeck 293eef88dfbSDaniel Schwierzeck1: 294eef88dfbSDaniel Schwierzeck lw t8, -4(t1) # t8 <-- relocation info 295eef88dfbSDaniel Schwierzeck 296eef88dfbSDaniel Schwierzeck PTR_LI t3, MIPS_RELOC 297eef88dfbSDaniel Schwierzeck bne t8, t3, 2f # skip non-MIPS_RELOC entries 298eef88dfbSDaniel Schwierzeck nop 299eef88dfbSDaniel Schwierzeck 300eef88dfbSDaniel Schwierzeck PTR_L t3, -(2 * PTRSIZE)(t1) # t3 <-- location to fix up in FLASH 301eef88dfbSDaniel Schwierzeck 302eef88dfbSDaniel Schwierzeck PTR_L t8, 0(t3) # t8 <-- original pointer 303eef88dfbSDaniel Schwierzeck PTR_ADD t8, s1 # t8 <-- adjusted pointer 304eef88dfbSDaniel Schwierzeck 305eef88dfbSDaniel Schwierzeck PTR_ADD t3, s1 # t3 <-- location to fix up in RAM 306eef88dfbSDaniel Schwierzeck PTR_S t8, 0(t3) 307eef88dfbSDaniel Schwierzeck 308eef88dfbSDaniel Schwierzeck2: 309eef88dfbSDaniel Schwierzeck blt t1, t2, 1b 3109f8ac824SPaul Burton PTR_ADDIU t1, 2 * PTRSIZE # each rel.dyn entry is 2*PTRSIZE bytes 311eef88dfbSDaniel Schwierzeck 312eef88dfbSDaniel Schwierzeck /* 313d263cda5SPaul Burton * Flush caches to ensure our newly modified instructions are visible 314d263cda5SPaul Burton * to the instruction cache. We're still running with the old GOT, so 315d263cda5SPaul Burton * apply the reloc offset to the start address. 316d263cda5SPaul Burton */ 317d263cda5SPaul Burton PTR_LA a0, __text_start 318d263cda5SPaul Burton PTR_LA a1, __text_end 319d263cda5SPaul Burton PTR_SUB a1, a1, a0 320d263cda5SPaul Burton PTR_LA t9, flush_cache 321d263cda5SPaul Burton jalr t9 322d263cda5SPaul Burton PTR_ADD a0, s1 323d263cda5SPaul Burton 324d263cda5SPaul Burton PTR_ADD gp, s1 # adjust gp 325d263cda5SPaul Burton 326d263cda5SPaul Burton /* 327eef88dfbSDaniel Schwierzeck * Clear BSS 328eef88dfbSDaniel Schwierzeck * 329eef88dfbSDaniel Schwierzeck * GOT is now relocated. Thus __bss_start and __bss_end can be 330eef88dfbSDaniel Schwierzeck * accessed directly via $gp. 331eef88dfbSDaniel Schwierzeck */ 332eef88dfbSDaniel Schwierzeck PTR_LA t1, __bss_start # t1 <-- __bss_start 333eef88dfbSDaniel Schwierzeck PTR_LA t2, __bss_end # t2 <-- __bss_end 334eef88dfbSDaniel Schwierzeck 335eef88dfbSDaniel Schwierzeck1: 336eef88dfbSDaniel Schwierzeck PTR_S zero, 0(t1) 337eef88dfbSDaniel Schwierzeck blt t1, t2, 1b 3389f8ac824SPaul Burton PTR_ADDIU t1, PTRSIZE 339eef88dfbSDaniel Schwierzeck 340eef88dfbSDaniel Schwierzeck move a0, s0 # a0 <-- gd 341eef88dfbSDaniel Schwierzeck move a1, s2 342eef88dfbSDaniel Schwierzeck PTR_LA t9, board_init_r 343eef88dfbSDaniel Schwierzeck jr t9 344eef88dfbSDaniel Schwierzeck move ra, zero 345eef88dfbSDaniel Schwierzeck 34611349298SDaniel Schwierzeck END(relocate_code) 347