1eef88dfbSDaniel Schwierzeck/* 2eef88dfbSDaniel Schwierzeck * Startup Code for MIPS32 CPU-core 3eef88dfbSDaniel Schwierzeck * 4eef88dfbSDaniel Schwierzeck * Copyright (c) 2003 Wolfgang Denk <wd@denx.de> 5eef88dfbSDaniel Schwierzeck * 6eef88dfbSDaniel Schwierzeck * SPDX-License-Identifier: GPL-2.0+ 7eef88dfbSDaniel Schwierzeck */ 8eef88dfbSDaniel Schwierzeck 9eef88dfbSDaniel Schwierzeck#include <asm-offsets.h> 10eef88dfbSDaniel Schwierzeck#include <config.h> 11eef88dfbSDaniel Schwierzeck#include <asm/asm.h> 12eef88dfbSDaniel Schwierzeck#include <asm/regdef.h> 13eef88dfbSDaniel Schwierzeck#include <asm/mipsregs.h> 14eef88dfbSDaniel Schwierzeck 15eef88dfbSDaniel Schwierzeck#ifndef CONFIG_SYS_INIT_SP_ADDR 16eef88dfbSDaniel Schwierzeck#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + \ 17eef88dfbSDaniel Schwierzeck CONFIG_SYS_INIT_SP_OFFSET) 18eef88dfbSDaniel Schwierzeck#endif 19eef88dfbSDaniel Schwierzeck 20eef88dfbSDaniel Schwierzeck#ifdef CONFIG_32BIT 21eef88dfbSDaniel Schwierzeck# define MIPS_RELOC 3 22eef88dfbSDaniel Schwierzeck# define STATUS_SET 0 23eef88dfbSDaniel Schwierzeck#endif 24eef88dfbSDaniel Schwierzeck 25eef88dfbSDaniel Schwierzeck#ifdef CONFIG_64BIT 26eef88dfbSDaniel Schwierzeck# ifdef CONFIG_SYS_LITTLE_ENDIAN 27eef88dfbSDaniel Schwierzeck# define MIPS64_R_INFO(ssym, r_type3, r_type2, r_type) \ 28eef88dfbSDaniel Schwierzeck (((r_type) << 24) | ((r_type2) << 16) | ((r_type3) << 8) | (ssym)) 29eef88dfbSDaniel Schwierzeck# else 30eef88dfbSDaniel Schwierzeck# define MIPS64_R_INFO(ssym, r_type3, r_type2, r_type) \ 31eef88dfbSDaniel Schwierzeck ((r_type) | ((r_type2) << 8) | ((r_type3) << 16) | (ssym) << 24) 32eef88dfbSDaniel Schwierzeck# endif 33eef88dfbSDaniel Schwierzeck# define MIPS_RELOC MIPS64_R_INFO(0x00, 0x00, 0x12, 0x03) 34eef88dfbSDaniel Schwierzeck# define STATUS_SET ST0_KX 35eef88dfbSDaniel Schwierzeck#endif 36eef88dfbSDaniel Schwierzeck 37eef88dfbSDaniel Schwierzeck /* 38eef88dfbSDaniel Schwierzeck * For the moment disable interrupts, mark the kernel mode and 39eef88dfbSDaniel Schwierzeck * set ST0_KX so that the CPU does not spit fire when using 40eef88dfbSDaniel Schwierzeck * 64-bit addresses. 41eef88dfbSDaniel Schwierzeck */ 42eef88dfbSDaniel Schwierzeck .macro setup_c0_status set clr 43eef88dfbSDaniel Schwierzeck .set push 44eef88dfbSDaniel Schwierzeck mfc0 t0, CP0_STATUS 45eef88dfbSDaniel Schwierzeck or t0, ST0_CU0 | \set | 0x1f | \clr 46eef88dfbSDaniel Schwierzeck xor t0, 0x1f | \clr 47eef88dfbSDaniel Schwierzeck mtc0 t0, CP0_STATUS 48eef88dfbSDaniel Schwierzeck .set noreorder 49eef88dfbSDaniel Schwierzeck sll zero, 3 # ehb 50eef88dfbSDaniel Schwierzeck .set pop 51eef88dfbSDaniel Schwierzeck .endm 52eef88dfbSDaniel Schwierzeck 53eef88dfbSDaniel Schwierzeck .set noreorder 54eef88dfbSDaniel Schwierzeck 55*345490fcSDaniel Schwierzeck .macro uhi_mips_exception 56*345490fcSDaniel Schwierzeck move k0, t9 # preserve t9 in k0 57*345490fcSDaniel Schwierzeck move k1, a0 # preserve a0 in k1 58*345490fcSDaniel Schwierzeck li t9, 15 # UHI exception operation 59*345490fcSDaniel Schwierzeck li a0, 0 # Use hard register context 60*345490fcSDaniel Schwierzeck sdbbp 1 # Invoke UHI operation 61*345490fcSDaniel Schwierzeck .endm 62*345490fcSDaniel Schwierzeck 6311349298SDaniel SchwierzeckENTRY(_start) 64a187559eSBin Meng /* U-Boot entry point */ 65eef88dfbSDaniel Schwierzeck b reset 66eef88dfbSDaniel Schwierzeck nop 67eef88dfbSDaniel Schwierzeck 68eef88dfbSDaniel Schwierzeck#if defined(CONFIG_SYS_XWAY_EBU_BOOTCFG) 69eef88dfbSDaniel Schwierzeck /* 70eef88dfbSDaniel Schwierzeck * Almost all Lantiq XWAY SoC devices have an external bus unit (EBU) to 71eef88dfbSDaniel Schwierzeck * access external NOR flashes. If the board boots from NOR flash the 72eef88dfbSDaniel Schwierzeck * internal BootROM does a blind read at address 0xB0000010 to read the 73eef88dfbSDaniel Schwierzeck * initial configuration for that EBU in order to access the flash 74eef88dfbSDaniel Schwierzeck * device with correct parameters. This config option is board-specific. 75eef88dfbSDaniel Schwierzeck */ 76af3971f8SDaniel Schwierzeck .org 0x10 77eef88dfbSDaniel Schwierzeck .word CONFIG_SYS_XWAY_EBU_BOOTCFG 78eef88dfbSDaniel Schwierzeck .word 0x0 79af3971f8SDaniel Schwierzeck#endif 80af3971f8SDaniel Schwierzeck#if defined(CONFIG_MALTA) 81eef88dfbSDaniel Schwierzeck /* 82eef88dfbSDaniel Schwierzeck * Linux expects the Board ID here. 83eef88dfbSDaniel Schwierzeck */ 84af3971f8SDaniel Schwierzeck .org 0x10 85eef88dfbSDaniel Schwierzeck .word 0x00000420 # 0x420 (Malta Board with CoreLV) 86eef88dfbSDaniel Schwierzeck .word 0x00000000 87eef88dfbSDaniel Schwierzeck#endif 88eef88dfbSDaniel Schwierzeck 89af3971f8SDaniel Schwierzeck#if defined(CONFIG_ROM_EXCEPTION_VECTORS) 90*345490fcSDaniel Schwierzeck /* 91*345490fcSDaniel Schwierzeck * Exception vector entry points. When running from ROM, an exception 92*345490fcSDaniel Schwierzeck * cannot be handled. Halt execution and transfer control to debugger, 93*345490fcSDaniel Schwierzeck * if one is attached. 94*345490fcSDaniel Schwierzeck */ 95eef88dfbSDaniel Schwierzeck .org 0x200 96eef88dfbSDaniel Schwierzeck /* TLB refill, 32 bit task */ 97*345490fcSDaniel Schwierzeck uhi_mips_exception 98eef88dfbSDaniel Schwierzeck 99eef88dfbSDaniel Schwierzeck .org 0x280 100eef88dfbSDaniel Schwierzeck /* XTLB refill, 64 bit task */ 101*345490fcSDaniel Schwierzeck uhi_mips_exception 102eef88dfbSDaniel Schwierzeck 103eef88dfbSDaniel Schwierzeck .org 0x300 104eef88dfbSDaniel Schwierzeck /* Cache error exception */ 105*345490fcSDaniel Schwierzeck uhi_mips_exception 106eef88dfbSDaniel Schwierzeck 107eef88dfbSDaniel Schwierzeck .org 0x380 108eef88dfbSDaniel Schwierzeck /* General exception */ 109*345490fcSDaniel Schwierzeck uhi_mips_exception 110eef88dfbSDaniel Schwierzeck 111eef88dfbSDaniel Schwierzeck .org 0x400 112eef88dfbSDaniel Schwierzeck /* Catch interrupt exceptions */ 113*345490fcSDaniel Schwierzeck uhi_mips_exception 114eef88dfbSDaniel Schwierzeck 115eef88dfbSDaniel Schwierzeck .org 0x480 116eef88dfbSDaniel Schwierzeck /* EJTAG debug exception */ 117eef88dfbSDaniel Schwierzeck1: b 1b 118eef88dfbSDaniel Schwierzeck nop 119eef88dfbSDaniel Schwierzeck 120af3971f8SDaniel Schwierzeck .org 0x500 121af3971f8SDaniel Schwierzeck#endif 122af3971f8SDaniel Schwierzeck 123eef88dfbSDaniel Schwierzeckreset: 12431d36f74SPaul Burton#if __mips_isa_rev >= 6 12531d36f74SPaul Burton mfc0 t0, CP0_CONFIG, 5 12631d36f74SPaul Burton and t0, t0, MIPS_CONF5_VP 12731d36f74SPaul Burton beqz t0, 1f 12831d36f74SPaul Burton nop 12931d36f74SPaul Burton 13031d36f74SPaul Burton b 2f 13131d36f74SPaul Burton mfc0 t0, CP0_GLOBALNUMBER 13231d36f74SPaul Burton#endif 13331d36f74SPaul Burton 13431d36f74SPaul Burton1: mfc0 t0, CP0_EBASE 13531d36f74SPaul Burton and t0, t0, EBASE_CPUNUM 13631d36f74SPaul Burton 13731d36f74SPaul Burton /* Hang if this isn't the first CPU in the system */ 13831d36f74SPaul Burton2: beqz t0, 4f 13931d36f74SPaul Burton nop 14031d36f74SPaul Burton3: wait 14131d36f74SPaul Burton b 3b 14231d36f74SPaul Burton nop 143eef88dfbSDaniel Schwierzeck 144eef88dfbSDaniel Schwierzeck /* Clear watch registers */ 14531d36f74SPaul Burton4: MTC0 zero, CP0_WATCHLO 146e26e8dc8SDaniel Schwierzeck mtc0 zero, CP0_WATCHHI 147eef88dfbSDaniel Schwierzeck 148eef88dfbSDaniel Schwierzeck /* WP(Watch Pending), SW0/1 should be cleared */ 149eef88dfbSDaniel Schwierzeck mtc0 zero, CP0_CAUSE 150eef88dfbSDaniel Schwierzeck 151eef88dfbSDaniel Schwierzeck setup_c0_status STATUS_SET 0 152eef88dfbSDaniel Schwierzeck 153eef88dfbSDaniel Schwierzeck /* Init Timer */ 154eef88dfbSDaniel Schwierzeck mtc0 zero, CP0_COUNT 155eef88dfbSDaniel Schwierzeck mtc0 zero, CP0_COMPARE 156eef88dfbSDaniel Schwierzeck 157eef88dfbSDaniel Schwierzeck#ifndef CONFIG_SKIP_LOWLEVEL_INIT 1584f9226b4SPaul Burton mfc0 t0, CP0_CONFIG 1594f9226b4SPaul Burton and t0, t0, MIPS_CONF_IMPL 1604f9226b4SPaul Burton or t0, t0, CONF_CM_UNCACHED 161eef88dfbSDaniel Schwierzeck mtc0 t0, CP0_CONFIG 162c5b8412dSPaul Burton ehb 163eef88dfbSDaniel Schwierzeck#endif 164eef88dfbSDaniel Schwierzeck 165eef88dfbSDaniel Schwierzeck /* 166eef88dfbSDaniel Schwierzeck * Initialize $gp, force pointer sized alignment of bal instruction to 167eef88dfbSDaniel Schwierzeck * forbid the compiler to put nop's between bal and _gp. This is 168eef88dfbSDaniel Schwierzeck * required to keep _gp and ra aligned to 8 byte. 169eef88dfbSDaniel Schwierzeck */ 170eef88dfbSDaniel Schwierzeck .align PTRLOG 171eef88dfbSDaniel Schwierzeck bal 1f 172eef88dfbSDaniel Schwierzeck nop 173eef88dfbSDaniel Schwierzeck PTR _gp 174eef88dfbSDaniel Schwierzeck1: 175eef88dfbSDaniel Schwierzeck PTR_L gp, 0(ra) 176eef88dfbSDaniel Schwierzeck 177b2b135d9SPaul Burton#ifdef CONFIG_MIPS_CM 178b2b135d9SPaul Burton PTR_LA t9, mips_cm_map 179b2b135d9SPaul Burton jalr t9 180b2b135d9SPaul Burton nop 181b2b135d9SPaul Burton#endif 182b2b135d9SPaul Burton 183eef88dfbSDaniel Schwierzeck#ifndef CONFIG_SKIP_LOWLEVEL_INIT 184f8981277SPaul Burton# ifdef CONFIG_SYS_MIPS_CACHE_INIT_RAM_LOAD 185eef88dfbSDaniel Schwierzeck /* Initialize any external memory */ 186eef88dfbSDaniel Schwierzeck PTR_LA t9, lowlevel_init 187eef88dfbSDaniel Schwierzeck jalr t9 188eef88dfbSDaniel Schwierzeck nop 189f8981277SPaul Burton# endif 190eef88dfbSDaniel Schwierzeck 191eef88dfbSDaniel Schwierzeck /* Initialize caches... */ 192eef88dfbSDaniel Schwierzeck PTR_LA t9, mips_cache_reset 193eef88dfbSDaniel Schwierzeck jalr t9 194eef88dfbSDaniel Schwierzeck nop 195f8981277SPaul Burton 196f8981277SPaul Burton# ifndef CONFIG_SYS_MIPS_CACHE_INIT_RAM_LOAD 197f8981277SPaul Burton /* Initialize any external memory */ 198f8981277SPaul Burton PTR_LA t9, lowlevel_init 199f8981277SPaul Burton jalr t9 200f8981277SPaul Burton nop 201f8981277SPaul Burton# endif 202eef88dfbSDaniel Schwierzeck#endif 203eef88dfbSDaniel Schwierzeck 204eef88dfbSDaniel Schwierzeck /* Set up temporary stack */ 205e26e8dc8SDaniel Schwierzeck li t0, -16 206eef88dfbSDaniel Schwierzeck PTR_LI t1, CONFIG_SYS_INIT_SP_ADDR 207eef88dfbSDaniel Schwierzeck and sp, t1, t0 # force 16 byte alignment 2089f8ac824SPaul Burton PTR_SUBU \ 2099f8ac824SPaul Burton sp, sp, GD_SIZE # reserve space for gd 210eef88dfbSDaniel Schwierzeck and sp, sp, t0 # force 16 byte alignment 211eef88dfbSDaniel Schwierzeck move k0, sp # save gd pointer 212eef88dfbSDaniel Schwierzeck#ifdef CONFIG_SYS_MALLOC_F_LEN 213e26e8dc8SDaniel Schwierzeck li t2, CONFIG_SYS_MALLOC_F_LEN 2149f8ac824SPaul Burton PTR_SUBU \ 2159f8ac824SPaul Burton sp, sp, t2 # reserve space for early malloc 216eef88dfbSDaniel Schwierzeck and sp, sp, t0 # force 16 byte alignment 217eef88dfbSDaniel Schwierzeck#endif 218eef88dfbSDaniel Schwierzeck move fp, sp 219eef88dfbSDaniel Schwierzeck 220eef88dfbSDaniel Schwierzeck /* Clear gd */ 221eef88dfbSDaniel Schwierzeck move t0, k0 222eef88dfbSDaniel Schwierzeck1: 223e26e8dc8SDaniel Schwierzeck PTR_S zero, 0(t0) 224eef88dfbSDaniel Schwierzeck blt t0, t1, 1b 2259f8ac824SPaul Burton PTR_ADDIU t0, PTRSIZE 226eef88dfbSDaniel Schwierzeck 227eef88dfbSDaniel Schwierzeck#ifdef CONFIG_SYS_MALLOC_F_LEN 228e26e8dc8SDaniel Schwierzeck PTR_S sp, GD_MALLOC_BASE(k0) # gd->malloc_base offset 229eef88dfbSDaniel Schwierzeck#endif 230e26e8dc8SDaniel Schwierzeck 231a6279099SPurna Chandra Mandal move a0, zero # a0 <-- boot_flags = 0 232eef88dfbSDaniel Schwierzeck PTR_LA t9, board_init_f 233*345490fcSDaniel Schwierzeck 234eef88dfbSDaniel Schwierzeck jr t9 235eef88dfbSDaniel Schwierzeck move ra, zero 236eef88dfbSDaniel Schwierzeck 23711349298SDaniel Schwierzeck END(_start) 23811349298SDaniel Schwierzeck 239eef88dfbSDaniel Schwierzeck/* 240eef88dfbSDaniel Schwierzeck * void relocate_code (addr_sp, gd, addr_moni) 241eef88dfbSDaniel Schwierzeck * 242eef88dfbSDaniel Schwierzeck * This "function" does not return, instead it continues in RAM 243eef88dfbSDaniel Schwierzeck * after relocating the monitor code. 244eef88dfbSDaniel Schwierzeck * 245eef88dfbSDaniel Schwierzeck * a0 = addr_sp 246eef88dfbSDaniel Schwierzeck * a1 = gd 247eef88dfbSDaniel Schwierzeck * a2 = destination address 248eef88dfbSDaniel Schwierzeck */ 24911349298SDaniel SchwierzeckENTRY(relocate_code) 250eef88dfbSDaniel Schwierzeck move sp, a0 # set new stack pointer 251eef88dfbSDaniel Schwierzeck move fp, sp 252eef88dfbSDaniel Schwierzeck 253eef88dfbSDaniel Schwierzeck move s0, a1 # save gd in s0 254eef88dfbSDaniel Schwierzeck move s2, a2 # save destination address in s2 255eef88dfbSDaniel Schwierzeck 256eef88dfbSDaniel Schwierzeck PTR_LI t0, CONFIG_SYS_MONITOR_BASE 257eef88dfbSDaniel Schwierzeck PTR_SUB s1, s2, t0 # s1 <-- relocation offset 258eef88dfbSDaniel Schwierzeck 259d263cda5SPaul Burton PTR_LA t2, __image_copy_end 260eef88dfbSDaniel Schwierzeck move t1, a2 261eef88dfbSDaniel Schwierzeck 262eef88dfbSDaniel Schwierzeck /* 263eef88dfbSDaniel Schwierzeck * t0 = source address 264eef88dfbSDaniel Schwierzeck * t1 = target address 265eef88dfbSDaniel Schwierzeck * t2 = source end address 266eef88dfbSDaniel Schwierzeck */ 267eef88dfbSDaniel Schwierzeck1: 268e26e8dc8SDaniel Schwierzeck PTR_L t3, 0(t0) 269e26e8dc8SDaniel Schwierzeck PTR_S t3, 0(t1) 270e26e8dc8SDaniel Schwierzeck PTR_ADDU t0, PTRSIZE 271eef88dfbSDaniel Schwierzeck blt t0, t2, 1b 272e26e8dc8SDaniel Schwierzeck PTR_ADDU t1, PTRSIZE 273eef88dfbSDaniel Schwierzeck 274eef88dfbSDaniel Schwierzeck /* 275eef88dfbSDaniel Schwierzeck * Now we want to update GOT. 276eef88dfbSDaniel Schwierzeck * 277eef88dfbSDaniel Schwierzeck * GOT[0] is reserved. GOT[1] is also reserved for the dynamic object 278eef88dfbSDaniel Schwierzeck * generated by GNU ld. Skip these reserved entries from relocation. 279eef88dfbSDaniel Schwierzeck */ 280d263cda5SPaul Burton PTR_LA t3, num_got_entries 281d263cda5SPaul Burton PTR_LA t8, _GLOBAL_OFFSET_TABLE_ 282eef88dfbSDaniel Schwierzeck PTR_ADD t8, s1 # t8 now holds relocated _G_O_T_ 2839f8ac824SPaul Burton PTR_ADDIU t8, t8, 2 * PTRSIZE # skipping first two entries 284eef88dfbSDaniel Schwierzeck PTR_LI t2, 2 285eef88dfbSDaniel Schwierzeck1: 286eef88dfbSDaniel Schwierzeck PTR_L t1, 0(t8) 287eef88dfbSDaniel Schwierzeck beqz t1, 2f 288eef88dfbSDaniel Schwierzeck PTR_ADD t1, s1 289eef88dfbSDaniel Schwierzeck PTR_S t1, 0(t8) 290eef88dfbSDaniel Schwierzeck2: 2919f8ac824SPaul Burton PTR_ADDIU t2, 1 292eef88dfbSDaniel Schwierzeck blt t2, t3, 1b 2939f8ac824SPaul Burton PTR_ADDIU t8, PTRSIZE 294eef88dfbSDaniel Schwierzeck 295eef88dfbSDaniel Schwierzeck /* Update dynamic relocations */ 296d263cda5SPaul Burton PTR_LA t1, __rel_dyn_start 297d263cda5SPaul Burton PTR_LA t2, __rel_dyn_end 298eef88dfbSDaniel Schwierzeck 299eef88dfbSDaniel Schwierzeck b 2f # skip first reserved entry 3009f8ac824SPaul Burton PTR_ADDIU t1, 2 * PTRSIZE 301eef88dfbSDaniel Schwierzeck 302eef88dfbSDaniel Schwierzeck1: 303eef88dfbSDaniel Schwierzeck lw t8, -4(t1) # t8 <-- relocation info 304eef88dfbSDaniel Schwierzeck 305eef88dfbSDaniel Schwierzeck PTR_LI t3, MIPS_RELOC 306eef88dfbSDaniel Schwierzeck bne t8, t3, 2f # skip non-MIPS_RELOC entries 307eef88dfbSDaniel Schwierzeck nop 308eef88dfbSDaniel Schwierzeck 309eef88dfbSDaniel Schwierzeck PTR_L t3, -(2 * PTRSIZE)(t1) # t3 <-- location to fix up in FLASH 310eef88dfbSDaniel Schwierzeck 311eef88dfbSDaniel Schwierzeck PTR_L t8, 0(t3) # t8 <-- original pointer 312eef88dfbSDaniel Schwierzeck PTR_ADD t8, s1 # t8 <-- adjusted pointer 313eef88dfbSDaniel Schwierzeck 314eef88dfbSDaniel Schwierzeck PTR_ADD t3, s1 # t3 <-- location to fix up in RAM 315eef88dfbSDaniel Schwierzeck PTR_S t8, 0(t3) 316eef88dfbSDaniel Schwierzeck 317eef88dfbSDaniel Schwierzeck2: 318eef88dfbSDaniel Schwierzeck blt t1, t2, 1b 3199f8ac824SPaul Burton PTR_ADDIU t1, 2 * PTRSIZE # each rel.dyn entry is 2*PTRSIZE bytes 320eef88dfbSDaniel Schwierzeck 321eef88dfbSDaniel Schwierzeck /* 322d263cda5SPaul Burton * Flush caches to ensure our newly modified instructions are visible 323d263cda5SPaul Burton * to the instruction cache. We're still running with the old GOT, so 324d263cda5SPaul Burton * apply the reloc offset to the start address. 325d263cda5SPaul Burton */ 326d263cda5SPaul Burton PTR_LA a0, __text_start 327d263cda5SPaul Burton PTR_LA a1, __text_end 328d263cda5SPaul Burton PTR_SUB a1, a1, a0 329d263cda5SPaul Burton PTR_LA t9, flush_cache 330d263cda5SPaul Burton jalr t9 331d263cda5SPaul Burton PTR_ADD a0, s1 332d263cda5SPaul Burton 333d263cda5SPaul Burton PTR_ADD gp, s1 # adjust gp 334d263cda5SPaul Burton 335d263cda5SPaul Burton /* 336eef88dfbSDaniel Schwierzeck * Clear BSS 337eef88dfbSDaniel Schwierzeck * 338eef88dfbSDaniel Schwierzeck * GOT is now relocated. Thus __bss_start and __bss_end can be 339eef88dfbSDaniel Schwierzeck * accessed directly via $gp. 340eef88dfbSDaniel Schwierzeck */ 341eef88dfbSDaniel Schwierzeck PTR_LA t1, __bss_start # t1 <-- __bss_start 342eef88dfbSDaniel Schwierzeck PTR_LA t2, __bss_end # t2 <-- __bss_end 343eef88dfbSDaniel Schwierzeck 344eef88dfbSDaniel Schwierzeck1: 345eef88dfbSDaniel Schwierzeck PTR_S zero, 0(t1) 346eef88dfbSDaniel Schwierzeck blt t1, t2, 1b 3479f8ac824SPaul Burton PTR_ADDIU t1, PTRSIZE 348eef88dfbSDaniel Schwierzeck 349eef88dfbSDaniel Schwierzeck move a0, s0 # a0 <-- gd 350eef88dfbSDaniel Schwierzeck move a1, s2 351eef88dfbSDaniel Schwierzeck PTR_LA t9, board_init_r 352eef88dfbSDaniel Schwierzeck jr t9 353eef88dfbSDaniel Schwierzeck move ra, zero 354eef88dfbSDaniel Schwierzeck 35511349298SDaniel Schwierzeck END(relocate_code) 356