xref: /rk3399_rockchip-uboot/arch/mips/cpu/start.S (revision 31d36f748c52b22833aa946f6c406cc8fb2f1908)
1eef88dfbSDaniel Schwierzeck/*
2eef88dfbSDaniel Schwierzeck *  Startup Code for MIPS32 CPU-core
3eef88dfbSDaniel Schwierzeck *
4eef88dfbSDaniel Schwierzeck *  Copyright (c) 2003	Wolfgang Denk <wd@denx.de>
5eef88dfbSDaniel Schwierzeck *
6eef88dfbSDaniel Schwierzeck * SPDX-License-Identifier:	GPL-2.0+
7eef88dfbSDaniel Schwierzeck */
8eef88dfbSDaniel Schwierzeck
9eef88dfbSDaniel Schwierzeck#include <asm-offsets.h>
10eef88dfbSDaniel Schwierzeck#include <config.h>
11eef88dfbSDaniel Schwierzeck#include <asm/asm.h>
12eef88dfbSDaniel Schwierzeck#include <asm/regdef.h>
13eef88dfbSDaniel Schwierzeck#include <asm/mipsregs.h>
14eef88dfbSDaniel Schwierzeck
15eef88dfbSDaniel Schwierzeck#ifndef CONFIG_SYS_INIT_SP_ADDR
16eef88dfbSDaniel Schwierzeck#define CONFIG_SYS_INIT_SP_ADDR	(CONFIG_SYS_SDRAM_BASE + \
17eef88dfbSDaniel Schwierzeck				CONFIG_SYS_INIT_SP_OFFSET)
18eef88dfbSDaniel Schwierzeck#endif
19eef88dfbSDaniel Schwierzeck
20eef88dfbSDaniel Schwierzeck#ifdef CONFIG_32BIT
21eef88dfbSDaniel Schwierzeck# define MIPS_RELOC	3
22eef88dfbSDaniel Schwierzeck# define STATUS_SET	0
23eef88dfbSDaniel Schwierzeck#endif
24eef88dfbSDaniel Schwierzeck
25eef88dfbSDaniel Schwierzeck#ifdef CONFIG_64BIT
26eef88dfbSDaniel Schwierzeck# ifdef CONFIG_SYS_LITTLE_ENDIAN
27eef88dfbSDaniel Schwierzeck#  define MIPS64_R_INFO(ssym, r_type3, r_type2, r_type) \
28eef88dfbSDaniel Schwierzeck	(((r_type) << 24) | ((r_type2) << 16) | ((r_type3) << 8) | (ssym))
29eef88dfbSDaniel Schwierzeck# else
30eef88dfbSDaniel Schwierzeck#  define MIPS64_R_INFO(ssym, r_type3, r_type2, r_type) \
31eef88dfbSDaniel Schwierzeck	((r_type) | ((r_type2) << 8) | ((r_type3) << 16) | (ssym) << 24)
32eef88dfbSDaniel Schwierzeck# endif
33eef88dfbSDaniel Schwierzeck# define MIPS_RELOC	MIPS64_R_INFO(0x00, 0x00, 0x12, 0x03)
34eef88dfbSDaniel Schwierzeck# define STATUS_SET	ST0_KX
35eef88dfbSDaniel Schwierzeck#endif
36eef88dfbSDaniel Schwierzeck
37eef88dfbSDaniel Schwierzeck	/*
38eef88dfbSDaniel Schwierzeck	 * For the moment disable interrupts, mark the kernel mode and
39eef88dfbSDaniel Schwierzeck	 * set ST0_KX so that the CPU does not spit fire when using
40eef88dfbSDaniel Schwierzeck	 * 64-bit addresses.
41eef88dfbSDaniel Schwierzeck	 */
42eef88dfbSDaniel Schwierzeck	.macro	setup_c0_status set clr
43eef88dfbSDaniel Schwierzeck	.set	push
44eef88dfbSDaniel Schwierzeck	mfc0	t0, CP0_STATUS
45eef88dfbSDaniel Schwierzeck	or	t0, ST0_CU0 | \set | 0x1f | \clr
46eef88dfbSDaniel Schwierzeck	xor	t0, 0x1f | \clr
47eef88dfbSDaniel Schwierzeck	mtc0	t0, CP0_STATUS
48eef88dfbSDaniel Schwierzeck	.set	noreorder
49eef88dfbSDaniel Schwierzeck	sll	zero, 3				# ehb
50eef88dfbSDaniel Schwierzeck	.set	pop
51eef88dfbSDaniel Schwierzeck	.endm
52eef88dfbSDaniel Schwierzeck
53eef88dfbSDaniel Schwierzeck	.set noreorder
54eef88dfbSDaniel Schwierzeck
5511349298SDaniel SchwierzeckENTRY(_start)
56a187559eSBin Meng	/* U-Boot entry point */
57eef88dfbSDaniel Schwierzeck	b	reset
58eef88dfbSDaniel Schwierzeck	 nop
59eef88dfbSDaniel Schwierzeck
60eef88dfbSDaniel Schwierzeck	.org 0x10
61eef88dfbSDaniel Schwierzeck#if defined(CONFIG_SYS_XWAY_EBU_BOOTCFG)
62eef88dfbSDaniel Schwierzeck	/*
63eef88dfbSDaniel Schwierzeck	 * Almost all Lantiq XWAY SoC devices have an external bus unit (EBU) to
64eef88dfbSDaniel Schwierzeck	 * access external NOR flashes. If the board boots from NOR flash the
65eef88dfbSDaniel Schwierzeck	 * internal BootROM does a blind read at address 0xB0000010 to read the
66eef88dfbSDaniel Schwierzeck	 * initial configuration for that EBU in order to access the flash
67eef88dfbSDaniel Schwierzeck	 * device with correct parameters. This config option is board-specific.
68eef88dfbSDaniel Schwierzeck	 */
69eef88dfbSDaniel Schwierzeck	.word CONFIG_SYS_XWAY_EBU_BOOTCFG
70eef88dfbSDaniel Schwierzeck	.word 0x0
71eef88dfbSDaniel Schwierzeck#elif defined(CONFIG_MALTA)
72eef88dfbSDaniel Schwierzeck	/*
73eef88dfbSDaniel Schwierzeck	 * Linux expects the Board ID here.
74eef88dfbSDaniel Schwierzeck	 */
75eef88dfbSDaniel Schwierzeck	.word 0x00000420	# 0x420 (Malta Board with CoreLV)
76eef88dfbSDaniel Schwierzeck	.word 0x00000000
77eef88dfbSDaniel Schwierzeck#endif
78eef88dfbSDaniel Schwierzeck
79eef88dfbSDaniel Schwierzeck	.org 0x200
80eef88dfbSDaniel Schwierzeck	/* TLB refill, 32 bit task */
81eef88dfbSDaniel Schwierzeck1:	b	1b
82eef88dfbSDaniel Schwierzeck	 nop
83eef88dfbSDaniel Schwierzeck
84eef88dfbSDaniel Schwierzeck	.org 0x280
85eef88dfbSDaniel Schwierzeck	/* XTLB refill, 64 bit task */
86eef88dfbSDaniel Schwierzeck1:	b	1b
87eef88dfbSDaniel Schwierzeck	 nop
88eef88dfbSDaniel Schwierzeck
89eef88dfbSDaniel Schwierzeck	.org 0x300
90eef88dfbSDaniel Schwierzeck	/* Cache error exception */
91eef88dfbSDaniel Schwierzeck1:	b	1b
92eef88dfbSDaniel Schwierzeck	 nop
93eef88dfbSDaniel Schwierzeck
94eef88dfbSDaniel Schwierzeck	.org 0x380
95eef88dfbSDaniel Schwierzeck	/* General exception */
96eef88dfbSDaniel Schwierzeck1:	b	1b
97eef88dfbSDaniel Schwierzeck	 nop
98eef88dfbSDaniel Schwierzeck
99eef88dfbSDaniel Schwierzeck	.org 0x400
100eef88dfbSDaniel Schwierzeck	/* Catch interrupt exceptions */
101eef88dfbSDaniel Schwierzeck1:	b	1b
102eef88dfbSDaniel Schwierzeck	 nop
103eef88dfbSDaniel Schwierzeck
104eef88dfbSDaniel Schwierzeck	.org 0x480
105eef88dfbSDaniel Schwierzeck	/* EJTAG debug exception */
106eef88dfbSDaniel Schwierzeck1:	b	1b
107eef88dfbSDaniel Schwierzeck	 nop
108eef88dfbSDaniel Schwierzeck
109eef88dfbSDaniel Schwierzeck	.align 4
110eef88dfbSDaniel Schwierzeckreset:
111*31d36f74SPaul Burton#if __mips_isa_rev >= 6
112*31d36f74SPaul Burton	mfc0	t0, CP0_CONFIG, 5
113*31d36f74SPaul Burton	and	t0, t0, MIPS_CONF5_VP
114*31d36f74SPaul Burton	beqz	t0, 1f
115*31d36f74SPaul Burton	 nop
116*31d36f74SPaul Burton
117*31d36f74SPaul Burton	b	2f
118*31d36f74SPaul Burton	 mfc0	t0, CP0_GLOBALNUMBER
119*31d36f74SPaul Burton#endif
120*31d36f74SPaul Burton
121*31d36f74SPaul Burton1:	mfc0	t0, CP0_EBASE
122*31d36f74SPaul Burton	and	t0, t0, EBASE_CPUNUM
123*31d36f74SPaul Burton
124*31d36f74SPaul Burton	/* Hang if this isn't the first CPU in the system */
125*31d36f74SPaul Burton2:	beqz	t0, 4f
126*31d36f74SPaul Burton	 nop
127*31d36f74SPaul Burton3:	wait
128*31d36f74SPaul Burton	b	3b
129*31d36f74SPaul Burton	 nop
130eef88dfbSDaniel Schwierzeck
131eef88dfbSDaniel Schwierzeck	/* Clear watch registers */
132*31d36f74SPaul Burton4:	MTC0	zero, CP0_WATCHLO
133e26e8dc8SDaniel Schwierzeck	mtc0	zero, CP0_WATCHHI
134eef88dfbSDaniel Schwierzeck
135eef88dfbSDaniel Schwierzeck	/* WP(Watch Pending), SW0/1 should be cleared */
136eef88dfbSDaniel Schwierzeck	mtc0	zero, CP0_CAUSE
137eef88dfbSDaniel Schwierzeck
138eef88dfbSDaniel Schwierzeck	setup_c0_status STATUS_SET 0
139eef88dfbSDaniel Schwierzeck
140eef88dfbSDaniel Schwierzeck	/* Init Timer */
141eef88dfbSDaniel Schwierzeck	mtc0	zero, CP0_COUNT
142eef88dfbSDaniel Schwierzeck	mtc0	zero, CP0_COMPARE
143eef88dfbSDaniel Schwierzeck
144eef88dfbSDaniel Schwierzeck#ifndef CONFIG_SKIP_LOWLEVEL_INIT
1454f9226b4SPaul Burton	mfc0	t0, CP0_CONFIG
1464f9226b4SPaul Burton	and	t0, t0, MIPS_CONF_IMPL
1474f9226b4SPaul Burton	or	t0, t0, CONF_CM_UNCACHED
148eef88dfbSDaniel Schwierzeck	mtc0	t0, CP0_CONFIG
149c5b8412dSPaul Burton	ehb
150eef88dfbSDaniel Schwierzeck#endif
151eef88dfbSDaniel Schwierzeck
152eef88dfbSDaniel Schwierzeck	/*
153eef88dfbSDaniel Schwierzeck	 * Initialize $gp, force pointer sized alignment of bal instruction to
154eef88dfbSDaniel Schwierzeck	 * forbid the compiler to put nop's between bal and _gp. This is
155eef88dfbSDaniel Schwierzeck	 * required to keep _gp and ra aligned to 8 byte.
156eef88dfbSDaniel Schwierzeck	 */
157eef88dfbSDaniel Schwierzeck	.align	PTRLOG
158eef88dfbSDaniel Schwierzeck	bal	1f
159eef88dfbSDaniel Schwierzeck	 nop
160eef88dfbSDaniel Schwierzeck	PTR	_gp
161eef88dfbSDaniel Schwierzeck1:
162eef88dfbSDaniel Schwierzeck	PTR_L	gp, 0(ra)
163eef88dfbSDaniel Schwierzeck
164b2b135d9SPaul Burton#ifdef CONFIG_MIPS_CM
165b2b135d9SPaul Burton	PTR_LA	t9, mips_cm_map
166b2b135d9SPaul Burton	jalr	t9
167b2b135d9SPaul Burton	 nop
168b2b135d9SPaul Burton#endif
169b2b135d9SPaul Burton
170eef88dfbSDaniel Schwierzeck#ifndef CONFIG_SKIP_LOWLEVEL_INIT
171f8981277SPaul Burton# ifdef CONFIG_SYS_MIPS_CACHE_INIT_RAM_LOAD
172eef88dfbSDaniel Schwierzeck	/* Initialize any external memory */
173eef88dfbSDaniel Schwierzeck	PTR_LA	t9, lowlevel_init
174eef88dfbSDaniel Schwierzeck	jalr	t9
175eef88dfbSDaniel Schwierzeck	 nop
176f8981277SPaul Burton# endif
177eef88dfbSDaniel Schwierzeck
178eef88dfbSDaniel Schwierzeck	/* Initialize caches... */
179eef88dfbSDaniel Schwierzeck	PTR_LA	t9, mips_cache_reset
180eef88dfbSDaniel Schwierzeck	jalr	t9
181eef88dfbSDaniel Schwierzeck	 nop
182f8981277SPaul Burton
183f8981277SPaul Burton# ifndef CONFIG_SYS_MIPS_CACHE_INIT_RAM_LOAD
184f8981277SPaul Burton	/* Initialize any external memory */
185f8981277SPaul Burton	PTR_LA	t9, lowlevel_init
186f8981277SPaul Burton	jalr	t9
187f8981277SPaul Burton	 nop
188f8981277SPaul Burton# endif
189eef88dfbSDaniel Schwierzeck#endif
190eef88dfbSDaniel Schwierzeck
191eef88dfbSDaniel Schwierzeck	/* Set up temporary stack */
192e26e8dc8SDaniel Schwierzeck	li	t0, -16
193eef88dfbSDaniel Schwierzeck	PTR_LI	t1, CONFIG_SYS_INIT_SP_ADDR
194eef88dfbSDaniel Schwierzeck	and	sp, t1, t0		# force 16 byte alignment
1959f8ac824SPaul Burton	PTR_SUBU \
1969f8ac824SPaul Burton		sp, sp, GD_SIZE		# reserve space for gd
197eef88dfbSDaniel Schwierzeck	and	sp, sp, t0		# force 16 byte alignment
198eef88dfbSDaniel Schwierzeck	move	k0, sp			# save gd pointer
199eef88dfbSDaniel Schwierzeck#ifdef CONFIG_SYS_MALLOC_F_LEN
200e26e8dc8SDaniel Schwierzeck	li	t2, CONFIG_SYS_MALLOC_F_LEN
2019f8ac824SPaul Burton	PTR_SUBU \
2029f8ac824SPaul Burton		sp, sp, t2		# reserve space for early malloc
203eef88dfbSDaniel Schwierzeck	and	sp, sp, t0		# force 16 byte alignment
204eef88dfbSDaniel Schwierzeck#endif
205eef88dfbSDaniel Schwierzeck	move	fp, sp
206eef88dfbSDaniel Schwierzeck
207eef88dfbSDaniel Schwierzeck	/* Clear gd */
208eef88dfbSDaniel Schwierzeck	move	t0, k0
209eef88dfbSDaniel Schwierzeck1:
210e26e8dc8SDaniel Schwierzeck	PTR_S	zero, 0(t0)
211eef88dfbSDaniel Schwierzeck	blt	t0, t1, 1b
2129f8ac824SPaul Burton	 PTR_ADDIU t0, PTRSIZE
213eef88dfbSDaniel Schwierzeck
214eef88dfbSDaniel Schwierzeck#ifdef CONFIG_SYS_MALLOC_F_LEN
215e26e8dc8SDaniel Schwierzeck	PTR_S	sp, GD_MALLOC_BASE(k0)	# gd->malloc_base offset
216eef88dfbSDaniel Schwierzeck#endif
217e26e8dc8SDaniel Schwierzeck
218a6279099SPurna Chandra Mandal	move	a0, zero		# a0 <-- boot_flags = 0
219eef88dfbSDaniel Schwierzeck	PTR_LA	t9, board_init_f
220eef88dfbSDaniel Schwierzeck	jr	t9
221eef88dfbSDaniel Schwierzeck	 move	ra, zero
222eef88dfbSDaniel Schwierzeck
22311349298SDaniel Schwierzeck	END(_start)
22411349298SDaniel Schwierzeck
225eef88dfbSDaniel Schwierzeck/*
226eef88dfbSDaniel Schwierzeck * void relocate_code (addr_sp, gd, addr_moni)
227eef88dfbSDaniel Schwierzeck *
228eef88dfbSDaniel Schwierzeck * This "function" does not return, instead it continues in RAM
229eef88dfbSDaniel Schwierzeck * after relocating the monitor code.
230eef88dfbSDaniel Schwierzeck *
231eef88dfbSDaniel Schwierzeck * a0 = addr_sp
232eef88dfbSDaniel Schwierzeck * a1 = gd
233eef88dfbSDaniel Schwierzeck * a2 = destination address
234eef88dfbSDaniel Schwierzeck */
23511349298SDaniel SchwierzeckENTRY(relocate_code)
236eef88dfbSDaniel Schwierzeck	move	sp, a0			# set new stack pointer
237eef88dfbSDaniel Schwierzeck	move	fp, sp
238eef88dfbSDaniel Schwierzeck
239eef88dfbSDaniel Schwierzeck	move	s0, a1			# save gd in s0
240eef88dfbSDaniel Schwierzeck	move	s2, a2			# save destination address in s2
241eef88dfbSDaniel Schwierzeck
242eef88dfbSDaniel Schwierzeck	PTR_LI	t0, CONFIG_SYS_MONITOR_BASE
243eef88dfbSDaniel Schwierzeck	PTR_SUB	s1, s2, t0		# s1 <-- relocation offset
244eef88dfbSDaniel Schwierzeck
245d263cda5SPaul Burton	PTR_LA	t2, __image_copy_end
246eef88dfbSDaniel Schwierzeck	move	t1, a2
247eef88dfbSDaniel Schwierzeck
248eef88dfbSDaniel Schwierzeck	/*
249eef88dfbSDaniel Schwierzeck	 * t0 = source address
250eef88dfbSDaniel Schwierzeck	 * t1 = target address
251eef88dfbSDaniel Schwierzeck	 * t2 = source end address
252eef88dfbSDaniel Schwierzeck	 */
253eef88dfbSDaniel Schwierzeck1:
254e26e8dc8SDaniel Schwierzeck	PTR_L	t3, 0(t0)
255e26e8dc8SDaniel Schwierzeck	PTR_S	t3, 0(t1)
256e26e8dc8SDaniel Schwierzeck	PTR_ADDU t0, PTRSIZE
257eef88dfbSDaniel Schwierzeck	blt	t0, t2, 1b
258e26e8dc8SDaniel Schwierzeck	 PTR_ADDU t1, PTRSIZE
259eef88dfbSDaniel Schwierzeck
260eef88dfbSDaniel Schwierzeck	/*
261eef88dfbSDaniel Schwierzeck	 * Now we want to update GOT.
262eef88dfbSDaniel Schwierzeck	 *
263eef88dfbSDaniel Schwierzeck	 * GOT[0] is reserved. GOT[1] is also reserved for the dynamic object
264eef88dfbSDaniel Schwierzeck	 * generated by GNU ld. Skip these reserved entries from relocation.
265eef88dfbSDaniel Schwierzeck	 */
266d263cda5SPaul Burton	PTR_LA	t3, num_got_entries
267d263cda5SPaul Burton	PTR_LA	t8, _GLOBAL_OFFSET_TABLE_
268eef88dfbSDaniel Schwierzeck	PTR_ADD	t8, s1			# t8 now holds relocated _G_O_T_
2699f8ac824SPaul Burton	PTR_ADDIU t8, t8, 2 * PTRSIZE	# skipping first two entries
270eef88dfbSDaniel Schwierzeck	PTR_LI	t2, 2
271eef88dfbSDaniel Schwierzeck1:
272eef88dfbSDaniel Schwierzeck	PTR_L	t1, 0(t8)
273eef88dfbSDaniel Schwierzeck	beqz	t1, 2f
274eef88dfbSDaniel Schwierzeck	 PTR_ADD t1, s1
275eef88dfbSDaniel Schwierzeck	PTR_S	t1, 0(t8)
276eef88dfbSDaniel Schwierzeck2:
2779f8ac824SPaul Burton	PTR_ADDIU t2, 1
278eef88dfbSDaniel Schwierzeck	blt	t2, t3, 1b
2799f8ac824SPaul Burton	 PTR_ADDIU t8, PTRSIZE
280eef88dfbSDaniel Schwierzeck
281eef88dfbSDaniel Schwierzeck	/* Update dynamic relocations */
282d263cda5SPaul Burton	PTR_LA	t1, __rel_dyn_start
283d263cda5SPaul Burton	PTR_LA	t2, __rel_dyn_end
284eef88dfbSDaniel Schwierzeck
285eef88dfbSDaniel Schwierzeck	b	2f			# skip first reserved entry
2869f8ac824SPaul Burton	 PTR_ADDIU t1, 2 * PTRSIZE
287eef88dfbSDaniel Schwierzeck
288eef88dfbSDaniel Schwierzeck1:
289eef88dfbSDaniel Schwierzeck	lw	t8, -4(t1)		# t8 <-- relocation info
290eef88dfbSDaniel Schwierzeck
291eef88dfbSDaniel Schwierzeck	PTR_LI	t3, MIPS_RELOC
292eef88dfbSDaniel Schwierzeck	bne	t8, t3, 2f		# skip non-MIPS_RELOC entries
293eef88dfbSDaniel Schwierzeck	 nop
294eef88dfbSDaniel Schwierzeck
295eef88dfbSDaniel Schwierzeck	PTR_L	t3, -(2 * PTRSIZE)(t1)	# t3 <-- location to fix up in FLASH
296eef88dfbSDaniel Schwierzeck
297eef88dfbSDaniel Schwierzeck	PTR_L	t8, 0(t3)		# t8 <-- original pointer
298eef88dfbSDaniel Schwierzeck	PTR_ADD	t8, s1			# t8 <-- adjusted pointer
299eef88dfbSDaniel Schwierzeck
300eef88dfbSDaniel Schwierzeck	PTR_ADD	t3, s1			# t3 <-- location to fix up in RAM
301eef88dfbSDaniel Schwierzeck	PTR_S	t8, 0(t3)
302eef88dfbSDaniel Schwierzeck
303eef88dfbSDaniel Schwierzeck2:
304eef88dfbSDaniel Schwierzeck	blt	t1, t2, 1b
3059f8ac824SPaul Burton	 PTR_ADDIU t1, 2 * PTRSIZE	# each rel.dyn entry is 2*PTRSIZE bytes
306eef88dfbSDaniel Schwierzeck
307eef88dfbSDaniel Schwierzeck	/*
308d263cda5SPaul Burton	 * Flush caches to ensure our newly modified instructions are visible
309d263cda5SPaul Burton	 * to the instruction cache. We're still running with the old GOT, so
310d263cda5SPaul Burton	 * apply the reloc offset to the start address.
311d263cda5SPaul Burton	 */
312d263cda5SPaul Burton	PTR_LA	a0, __text_start
313d263cda5SPaul Burton	PTR_LA	a1, __text_end
314d263cda5SPaul Burton	PTR_SUB	a1, a1, a0
315d263cda5SPaul Burton	PTR_LA	t9, flush_cache
316d263cda5SPaul Burton	jalr	t9
317d263cda5SPaul Burton	 PTR_ADD	a0, s1
318d263cda5SPaul Burton
319d263cda5SPaul Burton	PTR_ADD	gp, s1			# adjust gp
320d263cda5SPaul Burton
321d263cda5SPaul Burton	/*
322eef88dfbSDaniel Schwierzeck	 * Clear BSS
323eef88dfbSDaniel Schwierzeck	 *
324eef88dfbSDaniel Schwierzeck	 * GOT is now relocated. Thus __bss_start and __bss_end can be
325eef88dfbSDaniel Schwierzeck	 * accessed directly via $gp.
326eef88dfbSDaniel Schwierzeck	 */
327eef88dfbSDaniel Schwierzeck	PTR_LA	t1, __bss_start		# t1 <-- __bss_start
328eef88dfbSDaniel Schwierzeck	PTR_LA	t2, __bss_end		# t2 <-- __bss_end
329eef88dfbSDaniel Schwierzeck
330eef88dfbSDaniel Schwierzeck1:
331eef88dfbSDaniel Schwierzeck	PTR_S	zero, 0(t1)
332eef88dfbSDaniel Schwierzeck	blt	t1, t2, 1b
3339f8ac824SPaul Burton	 PTR_ADDIU t1, PTRSIZE
334eef88dfbSDaniel Schwierzeck
335eef88dfbSDaniel Schwierzeck	move	a0, s0			# a0 <-- gd
336eef88dfbSDaniel Schwierzeck	move	a1, s2
337eef88dfbSDaniel Schwierzeck	PTR_LA	t9, board_init_r
338eef88dfbSDaniel Schwierzeck	jr	t9
339eef88dfbSDaniel Schwierzeck	 move	ra, zero
340eef88dfbSDaniel Schwierzeck
34111349298SDaniel Schwierzeck	END(relocate_code)
342