1107b3fb4SMasahiro Yamada /*
2107b3fb4SMasahiro Yamada * UniPhier SG (SoC Glue) block registers
3107b3fb4SMasahiro Yamada *
4e27d6c7dSMasahiro Yamada * Copyright (C) 2011-2015 Copyright (C) 2011-2015 Panasonic Corporation
5e27d6c7dSMasahiro Yamada * Copyright (C) 2016-2017 Socionext Inc.
6e27d6c7dSMasahiro Yamada * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
7107b3fb4SMasahiro Yamada *
8107b3fb4SMasahiro Yamada * SPDX-License-Identifier: GPL-2.0+
9107b3fb4SMasahiro Yamada */
10107b3fb4SMasahiro Yamada
11e27d6c7dSMasahiro Yamada #ifndef UNIPHIER_SG_REGS_H
12e27d6c7dSMasahiro Yamada #define UNIPHIER_SG_REGS_H
13107b3fb4SMasahiro Yamada
14107b3fb4SMasahiro Yamada /* Base Address */
15107b3fb4SMasahiro Yamada #define SG_CTRL_BASE 0x5f800000
16107b3fb4SMasahiro Yamada #define SG_DBG_BASE 0x5f900000
17107b3fb4SMasahiro Yamada
18107b3fb4SMasahiro Yamada /* Revision */
19107b3fb4SMasahiro Yamada #define SG_REVISION (SG_CTRL_BASE | 0x0000)
20107b3fb4SMasahiro Yamada
21107b3fb4SMasahiro Yamada /* Memory Configuration */
22107b3fb4SMasahiro Yamada #define SG_MEMCONF (SG_CTRL_BASE | 0x0400)
23107b3fb4SMasahiro Yamada
24107b3fb4SMasahiro Yamada #define SG_MEMCONF_CH0_SZ_MASK ((0x1 << 10) | (0x03 << 0))
25107b3fb4SMasahiro Yamada #define SG_MEMCONF_CH0_SZ_64M ((0x0 << 10) | (0x01 << 0))
26107b3fb4SMasahiro Yamada #define SG_MEMCONF_CH0_SZ_128M ((0x0 << 10) | (0x02 << 0))
27107b3fb4SMasahiro Yamada #define SG_MEMCONF_CH0_SZ_256M ((0x0 << 10) | (0x03 << 0))
28107b3fb4SMasahiro Yamada #define SG_MEMCONF_CH0_SZ_512M ((0x1 << 10) | (0x00 << 0))
29107b3fb4SMasahiro Yamada #define SG_MEMCONF_CH0_SZ_1G ((0x1 << 10) | (0x01 << 0))
30107b3fb4SMasahiro Yamada #define SG_MEMCONF_CH0_NUM_MASK (0x1 << 8)
31107b3fb4SMasahiro Yamada #define SG_MEMCONF_CH0_NUM_1 (0x1 << 8)
32107b3fb4SMasahiro Yamada #define SG_MEMCONF_CH0_NUM_2 (0x0 << 8)
33107b3fb4SMasahiro Yamada
34107b3fb4SMasahiro Yamada #define SG_MEMCONF_CH1_SZ_MASK ((0x1 << 11) | (0x03 << 2))
35107b3fb4SMasahiro Yamada #define SG_MEMCONF_CH1_SZ_64M ((0x0 << 11) | (0x01 << 2))
36107b3fb4SMasahiro Yamada #define SG_MEMCONF_CH1_SZ_128M ((0x0 << 11) | (0x02 << 2))
37107b3fb4SMasahiro Yamada #define SG_MEMCONF_CH1_SZ_256M ((0x0 << 11) | (0x03 << 2))
38107b3fb4SMasahiro Yamada #define SG_MEMCONF_CH1_SZ_512M ((0x1 << 11) | (0x00 << 2))
39107b3fb4SMasahiro Yamada #define SG_MEMCONF_CH1_SZ_1G ((0x1 << 11) | (0x01 << 2))
40107b3fb4SMasahiro Yamada #define SG_MEMCONF_CH1_NUM_MASK (0x1 << 9)
41107b3fb4SMasahiro Yamada #define SG_MEMCONF_CH1_NUM_1 (0x1 << 9)
42107b3fb4SMasahiro Yamada #define SG_MEMCONF_CH1_NUM_2 (0x0 << 9)
43107b3fb4SMasahiro Yamada
44107b3fb4SMasahiro Yamada #define SG_MEMCONF_CH2_SZ_MASK ((0x1 << 26) | (0x03 << 16))
45107b3fb4SMasahiro Yamada #define SG_MEMCONF_CH2_SZ_64M ((0x0 << 26) | (0x01 << 16))
46107b3fb4SMasahiro Yamada #define SG_MEMCONF_CH2_SZ_128M ((0x0 << 26) | (0x02 << 16))
47107b3fb4SMasahiro Yamada #define SG_MEMCONF_CH2_SZ_256M ((0x0 << 26) | (0x03 << 16))
48107b3fb4SMasahiro Yamada #define SG_MEMCONF_CH2_SZ_512M ((0x1 << 26) | (0x00 << 16))
499d0c2cebSMasahiro Yamada #define SG_MEMCONF_CH2_SZ_1G ((0x1 << 26) | (0x01 << 16))
50107b3fb4SMasahiro Yamada #define SG_MEMCONF_CH2_NUM_MASK (0x1 << 24)
51107b3fb4SMasahiro Yamada #define SG_MEMCONF_CH2_NUM_1 (0x1 << 24)
52107b3fb4SMasahiro Yamada #define SG_MEMCONF_CH2_NUM_2 (0x0 << 24)
539d0c2cebSMasahiro Yamada /* PH1-LD6b, ProXstream2, PH1-LD20 only */
54107b3fb4SMasahiro Yamada #define SG_MEMCONF_CH2_DISABLE (0x1 << 21)
55107b3fb4SMasahiro Yamada
56107b3fb4SMasahiro Yamada #define SG_MEMCONF_SPARSEMEM (0x1 << 4)
57107b3fb4SMasahiro Yamada
58395e2142SMasahiro Yamada #define SG_USBPHYCTRL (SG_CTRL_BASE | 0x500)
59667dbcd0SMasahiro Yamada #define SG_ETPHYPSHUT (SG_CTRL_BASE | 0x554)
60667dbcd0SMasahiro Yamada #define SG_ETPHYCNT (SG_CTRL_BASE | 0x550)
61667dbcd0SMasahiro Yamada
62107b3fb4SMasahiro Yamada /* Pin Control */
63107b3fb4SMasahiro Yamada #define SG_PINCTRL_BASE (SG_CTRL_BASE | 0x1000)
64107b3fb4SMasahiro Yamada
65107b3fb4SMasahiro Yamada /* PH1-Pro4, PH1-Pro5 */
66107b3fb4SMasahiro Yamada #define SG_LOADPINCTRL (SG_CTRL_BASE | 0x1700)
67107b3fb4SMasahiro Yamada
68107b3fb4SMasahiro Yamada /* Input Enable */
69107b3fb4SMasahiro Yamada #define SG_IECTRL (SG_CTRL_BASE | 0x1d00)
70107b3fb4SMasahiro Yamada
71107b3fb4SMasahiro Yamada /* Pin Monitor */
72107b3fb4SMasahiro Yamada #define SG_PINMON0 (SG_DBG_BASE | 0x0100)
73*81afa9c9SMasahiro Yamada #define SG_PINMON2 (SG_DBG_BASE | 0x0108)
74107b3fb4SMasahiro Yamada
75107b3fb4SMasahiro Yamada #define SG_PINMON0_CLK_MODE_UPLLSRC_MASK (0x3 << 19)
76107b3fb4SMasahiro Yamada #define SG_PINMON0_CLK_MODE_UPLLSRC_DEFAULT (0x0 << 19)
77107b3fb4SMasahiro Yamada #define SG_PINMON0_CLK_MODE_UPLLSRC_VPLL27A (0x2 << 19)
78107b3fb4SMasahiro Yamada #define SG_PINMON0_CLK_MODE_UPLLSRC_VPLL27B (0x3 << 19)
79107b3fb4SMasahiro Yamada
80107b3fb4SMasahiro Yamada #define SG_PINMON0_CLK_MODE_AXOSEL_MASK (0x3 << 16)
81107b3fb4SMasahiro Yamada #define SG_PINMON0_CLK_MODE_AXOSEL_24576KHZ (0x0 << 16)
82107b3fb4SMasahiro Yamada #define SG_PINMON0_CLK_MODE_AXOSEL_25000KHZ (0x1 << 16)
83107b3fb4SMasahiro Yamada #define SG_PINMON0_CLK_MODE_AXOSEL_6144KHZ (0x2 << 16)
84107b3fb4SMasahiro Yamada #define SG_PINMON0_CLK_MODE_AXOSEL_6250KHZ (0x3 << 16)
85107b3fb4SMasahiro Yamada
86107b3fb4SMasahiro Yamada #define SG_PINMON0_CLK_MODE_AXOSEL_DEFAULT (0x0 << 16)
87107b3fb4SMasahiro Yamada #define SG_PINMON0_CLK_MODE_AXOSEL_25000KHZ_U (0x1 << 16)
88107b3fb4SMasahiro Yamada #define SG_PINMON0_CLK_MODE_AXOSEL_20480KHZ (0x2 << 16)
89107b3fb4SMasahiro Yamada #define SG_PINMON0_CLK_MODE_AXOSEL_25000KHZ_A (0x3 << 16)
90107b3fb4SMasahiro Yamada
91107b3fb4SMasahiro Yamada #ifdef __ASSEMBLY__
92107b3fb4SMasahiro Yamada
93107b3fb4SMasahiro Yamada .macro sg_set_pinsel, pin, muxval, mux_bits, reg_stride, ra, rd
94107b3fb4SMasahiro Yamada ldr \ra, =(SG_PINCTRL_BASE + \pin * \mux_bits / 32 * \reg_stride)
95107b3fb4SMasahiro Yamada ldr \rd, [\ra]
96107b3fb4SMasahiro Yamada and \rd, \rd, #~(((1 << \mux_bits) - 1) << (\pin * \mux_bits % 32))
97107b3fb4SMasahiro Yamada orr \rd, \rd, #(\muxval << (\pin * \mux_bits % 32))
98107b3fb4SMasahiro Yamada str \rd, [\ra]
99107b3fb4SMasahiro Yamada .endm
100107b3fb4SMasahiro Yamada
101107b3fb4SMasahiro Yamada #else
102107b3fb4SMasahiro Yamada
103107b3fb4SMasahiro Yamada #include <linux/types.h>
104107b3fb4SMasahiro Yamada #include <linux/io.h>
105107b3fb4SMasahiro Yamada
sg_set_pinsel(unsigned pin,unsigned muxval,unsigned mux_bits,unsigned reg_stride)106107b3fb4SMasahiro Yamada static inline void sg_set_pinsel(unsigned pin, unsigned muxval,
107107b3fb4SMasahiro Yamada unsigned mux_bits, unsigned reg_stride)
108107b3fb4SMasahiro Yamada {
109107b3fb4SMasahiro Yamada unsigned shift = pin * mux_bits % 32;
11011d3ede4SMasahiro Yamada unsigned long reg = SG_PINCTRL_BASE + pin * mux_bits / 32 * reg_stride;
111107b3fb4SMasahiro Yamada u32 mask = (1U << mux_bits) - 1;
112107b3fb4SMasahiro Yamada u32 tmp;
113107b3fb4SMasahiro Yamada
114107b3fb4SMasahiro Yamada tmp = readl(reg);
115107b3fb4SMasahiro Yamada tmp &= ~(mask << shift);
116107b3fb4SMasahiro Yamada tmp |= (mask & muxval) << shift;
117107b3fb4SMasahiro Yamada writel(tmp, reg);
118107b3fb4SMasahiro Yamada }
119107b3fb4SMasahiro Yamada
sg_set_iectrl(unsigned pin)120c8cc7213SMasahiro Yamada static inline void sg_set_iectrl(unsigned pin)
121c8cc7213SMasahiro Yamada {
122c8cc7213SMasahiro Yamada unsigned bit = pin % 32;
123c8cc7213SMasahiro Yamada unsigned long reg = SG_IECTRL + pin / 32 * 4;
124c8cc7213SMasahiro Yamada u32 tmp;
125c8cc7213SMasahiro Yamada
126c8cc7213SMasahiro Yamada tmp = readl(reg);
127c8cc7213SMasahiro Yamada tmp |= 1 << bit;
128c8cc7213SMasahiro Yamada writel(tmp, reg);
129c8cc7213SMasahiro Yamada }
130c8cc7213SMasahiro Yamada
sg_set_iectrl_range(unsigned min,unsigned max)131612ccd90SMasahiro Yamada static inline void sg_set_iectrl_range(unsigned min, unsigned max)
132612ccd90SMasahiro Yamada {
133612ccd90SMasahiro Yamada int i;
134612ccd90SMasahiro Yamada
135612ccd90SMasahiro Yamada for (i = min; i <= max; i++)
136612ccd90SMasahiro Yamada sg_set_iectrl(i);
137612ccd90SMasahiro Yamada }
138612ccd90SMasahiro Yamada
139107b3fb4SMasahiro Yamada #endif /* __ASSEMBLY__ */
140107b3fb4SMasahiro Yamada
141e27d6c7dSMasahiro Yamada #endif /* UNIPHIER_SG_REGS_H */
142