xref: /rk3399_rockchip-uboot/arch/arm/mach-socfpga/misc.c (revision 0e00a84cdedf7a1949486746225b35984b351eca)
105a21721SMasahiro Yamada /*
2d1c559afSLey Foon Tan  *  Copyright (C) 2012-2017 Altera Corporation <www.altera.com>
305a21721SMasahiro Yamada  *
405a21721SMasahiro Yamada  * SPDX-License-Identifier:	GPL-2.0+
505a21721SMasahiro Yamada  */
605a21721SMasahiro Yamada 
705a21721SMasahiro Yamada #include <common.h>
805a21721SMasahiro Yamada #include <asm/io.h>
9bd48c061SDinh Nguyen #include <errno.h>
106ab00db2SMarek Vasut #include <fdtdec.h>
11*0e00a84cSMasahiro Yamada #include <linux/libfdt.h>
1205a21721SMasahiro Yamada #include <altera.h>
1305a21721SMasahiro Yamada #include <miiphy.h>
1405a21721SMasahiro Yamada #include <netdev.h>
1505a21721SMasahiro Yamada #include <watchdog.h>
16d1c559afSLey Foon Tan #include <asm/arch/misc.h>
1705a21721SMasahiro Yamada #include <asm/arch/reset_manager.h>
18bd48c061SDinh Nguyen #include <asm/arch/scan_manager.h>
1905a21721SMasahiro Yamada #include <asm/arch/system_manager.h>
2005a21721SMasahiro Yamada #include <asm/arch/nic301.h>
2105a21721SMasahiro Yamada #include <asm/arch/scu.h>
2205a21721SMasahiro Yamada #include <asm/pl310.h>
2305a21721SMasahiro Yamada 
2405a21721SMasahiro Yamada DECLARE_GLOBAL_DATA_PTR;
2505a21721SMasahiro Yamada 
26d1c559afSLey Foon Tan static const struct pl310_regs *const pl310 =
2705a21721SMasahiro Yamada 	(struct pl310_regs *)CONFIG_SYS_PL310_BASE;
28d1c559afSLey Foon Tan 
29d1c559afSLey Foon Tan struct bsel bsel_str[] = {
30d1c559afSLey Foon Tan 	{ "rsvd", "Reserved", },
31d1c559afSLey Foon Tan 	{ "fpga", "FPGA (HPS2FPGA Bridge)", },
32d1c559afSLey Foon Tan 	{ "nand", "NAND Flash (1.8V)", },
33d1c559afSLey Foon Tan 	{ "nand", "NAND Flash (3.0V)", },
34d1c559afSLey Foon Tan 	{ "sd", "SD/MMC External Transceiver (1.8V)", },
35d1c559afSLey Foon Tan 	{ "sd", "SD/MMC Internal Transceiver (3.0V)", },
36d1c559afSLey Foon Tan 	{ "qspi", "QSPI Flash (1.8V)", },
37d1c559afSLey Foon Tan 	{ "qspi", "QSPI Flash (3.0V)", },
38d1c559afSLey Foon Tan };
3905a21721SMasahiro Yamada 
dram_init(void)4005a21721SMasahiro Yamada int dram_init(void)
4105a21721SMasahiro Yamada {
4205a21721SMasahiro Yamada 	gd->ram_size = get_ram_size((long *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE);
4305a21721SMasahiro Yamada 	return 0;
4405a21721SMasahiro Yamada }
4505a21721SMasahiro Yamada 
enable_caches(void)4605a21721SMasahiro Yamada void enable_caches(void)
4705a21721SMasahiro Yamada {
4805a21721SMasahiro Yamada #ifndef CONFIG_SYS_ICACHE_OFF
4905a21721SMasahiro Yamada 	icache_enable();
5005a21721SMasahiro Yamada #endif
5105a21721SMasahiro Yamada #ifndef CONFIG_SYS_DCACHE_OFF
5205a21721SMasahiro Yamada 	dcache_enable();
5305a21721SMasahiro Yamada #endif
5405a21721SMasahiro Yamada }
5505a21721SMasahiro Yamada 
v7_outer_cache_enable(void)568d8e13e1SDinh Nguyen void v7_outer_cache_enable(void)
578d8e13e1SDinh Nguyen {
5807806977SMarek Vasut 	/* Disable the L2 cache */
5907806977SMarek Vasut 	clrbits_le32(&pl310->pl310_ctrl, L2X0_CTRL_EN);
608d8e13e1SDinh Nguyen 
618d8e13e1SDinh Nguyen 	/* enable BRESP, instruction and data prefetch, full line of zeroes */
628d8e13e1SDinh Nguyen 	setbits_le32(&pl310->pl310_aux_ctrl,
638d8e13e1SDinh Nguyen 		     L310_AUX_CTRL_DATA_PREFETCH_MASK |
648d8e13e1SDinh Nguyen 		     L310_AUX_CTRL_INST_PREFETCH_MASK |
658d8e13e1SDinh Nguyen 		     L310_SHARED_ATT_OVERRIDE_ENABLE);
6607806977SMarek Vasut 
6707806977SMarek Vasut 	/* Enable the L2 cache */
6807806977SMarek Vasut 	setbits_le32(&pl310->pl310_ctrl, L2X0_CTRL_EN);
6907806977SMarek Vasut }
7007806977SMarek Vasut 
v7_outer_cache_disable(void)7107806977SMarek Vasut void v7_outer_cache_disable(void)
7207806977SMarek Vasut {
7307806977SMarek Vasut 	/* Disable the L2 cache */
7407806977SMarek Vasut 	clrbits_le32(&pl310->pl310_ctrl, L2X0_CTRL_EN);
758d8e13e1SDinh Nguyen }
768d8e13e1SDinh Nguyen 
7705a21721SMasahiro Yamada #if defined(CONFIG_SYS_CONSOLE_IS_IN_ENV) && \
7805a21721SMasahiro Yamada defined(CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE)
overwrite_console(void)7905a21721SMasahiro Yamada int overwrite_console(void)
8005a21721SMasahiro Yamada {
8105a21721SMasahiro Yamada 	return 0;
8205a21721SMasahiro Yamada }
8305a21721SMasahiro Yamada #endif
8405a21721SMasahiro Yamada 
8505a21721SMasahiro Yamada #ifdef CONFIG_FPGA
8605a21721SMasahiro Yamada /*
8705a21721SMasahiro Yamada  * FPGA programming support for SoC FPGA Cyclone V
8805a21721SMasahiro Yamada  */
8905a21721SMasahiro Yamada static Altera_desc altera_fpga[] = {
9005a21721SMasahiro Yamada 	{
9105a21721SMasahiro Yamada 		/* Family */
9205a21721SMasahiro Yamada 		Altera_SoCFPGA,
9305a21721SMasahiro Yamada 		/* Interface type */
9405a21721SMasahiro Yamada 		fast_passive_parallel,
9505a21721SMasahiro Yamada 		/* No limitation as additional data will be ignored */
9605a21721SMasahiro Yamada 		-1,
9705a21721SMasahiro Yamada 		/* No device function table */
9805a21721SMasahiro Yamada 		NULL,
9905a21721SMasahiro Yamada 		/* Base interface address specified in driver */
10005a21721SMasahiro Yamada 		NULL,
10105a21721SMasahiro Yamada 		/* No cookie implementation */
10205a21721SMasahiro Yamada 		0
10305a21721SMasahiro Yamada 	},
10405a21721SMasahiro Yamada };
10505a21721SMasahiro Yamada 
10605a21721SMasahiro Yamada /* add device descriptor to FPGA device table */
socfpga_fpga_add(void)107d1c559afSLey Foon Tan void socfpga_fpga_add(void)
10805a21721SMasahiro Yamada {
10905a21721SMasahiro Yamada 	int i;
11005a21721SMasahiro Yamada 	fpga_init();
11105a21721SMasahiro Yamada 	for (i = 0; i < ARRAY_SIZE(altera_fpga); i++)
11205a21721SMasahiro Yamada 		fpga_add(fpga_altera, &altera_fpga[i]);
11305a21721SMasahiro Yamada }
11405a21721SMasahiro Yamada #endif
11505a21721SMasahiro Yamada 
arch_cpu_init(void)11605a21721SMasahiro Yamada int arch_cpu_init(void)
11705a21721SMasahiro Yamada {
11805a21721SMasahiro Yamada #ifdef CONFIG_HW_WATCHDOG
11905a21721SMasahiro Yamada 	/*
12005a21721SMasahiro Yamada 	 * In case the watchdog is enabled, make sure to (re-)configure it
12105a21721SMasahiro Yamada 	 * so that the defined timeout is valid. Otherwise the SPL (Perloader)
12205a21721SMasahiro Yamada 	 * timeout value is still active which might too short for Linux
12305a21721SMasahiro Yamada 	 * booting.
12405a21721SMasahiro Yamada 	 */
12505a21721SMasahiro Yamada 	hw_watchdog_init();
12605a21721SMasahiro Yamada #else
12705a21721SMasahiro Yamada 	/*
12805a21721SMasahiro Yamada 	 * If the HW watchdog is NOT enabled, make sure it is not running,
12905a21721SMasahiro Yamada 	 * for example because it was enabled in the preloader. This might
13005a21721SMasahiro Yamada 	 * trigger a watchdog-triggered reboot of Linux kernel later.
131a71df7aaSMarek Vasut 	 * Toggle watchdog reset, so watchdog in not running state.
13205a21721SMasahiro Yamada 	 */
133a71df7aaSMarek Vasut 	socfpga_per_reset(SOCFPGA_RESET(L4WD0), 1);
134a71df7aaSMarek Vasut 	socfpga_per_reset(SOCFPGA_RESET(L4WD0), 0);
13505a21721SMasahiro Yamada #endif
13605a21721SMasahiro Yamada 
13705a21721SMasahiro Yamada 	return 0;
13805a21721SMasahiro Yamada }
139