xref: /rk3399_rockchip-uboot/arch/arm/mach-socfpga/clock_manager.c (revision b491b49882fc71838b46c47a860daf2978c80be4)
105a21721SMasahiro Yamada /*
2de778115SLey Foon Tan  *  Copyright (C) 2013-2017 Altera Corporation <www.altera.com>
305a21721SMasahiro Yamada  *
405a21721SMasahiro Yamada  * SPDX-License-Identifier:	GPL-2.0+
505a21721SMasahiro Yamada  */
605a21721SMasahiro Yamada 
705a21721SMasahiro Yamada #include <common.h>
8de778115SLey Foon Tan #include <wait_bit.h>
905a21721SMasahiro Yamada #include <asm/io.h>
1005a21721SMasahiro Yamada #include <asm/arch/clock_manager.h>
1105a21721SMasahiro Yamada 
1205a21721SMasahiro Yamada DECLARE_GLOBAL_DATA_PTR;
1305a21721SMasahiro Yamada 
1405a21721SMasahiro Yamada static const struct socfpga_clock_manager *clock_manager_base =
1505a21721SMasahiro Yamada 	(struct socfpga_clock_manager *)SOCFPGA_CLKMGR_ADDRESS;
1605a21721SMasahiro Yamada 
cm_wait_for_lock(u32 mask)17de778115SLey Foon Tan void cm_wait_for_lock(u32 mask)
1805a21721SMasahiro Yamada {
19de778115SLey Foon Tan 	u32 inter_val;
20de778115SLey Foon Tan 	u32 retry = 0;
2105a21721SMasahiro Yamada 	do {
22177ba1f9SLey Foon Tan #if defined(CONFIG_TARGET_SOCFPGA_GEN5)
2305a21721SMasahiro Yamada 		inter_val = readl(&clock_manager_base->inter) & mask;
24177ba1f9SLey Foon Tan #elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
25177ba1f9SLey Foon Tan 		inter_val = readl(&clock_manager_base->stat) & mask;
26177ba1f9SLey Foon Tan #endif
27177ba1f9SLey Foon Tan 		/* Wait for stable lock */
2805a21721SMasahiro Yamada 		if (inter_val == mask)
2905a21721SMasahiro Yamada 			retry++;
3005a21721SMasahiro Yamada 		else
3105a21721SMasahiro Yamada 			retry = 0;
3205a21721SMasahiro Yamada 		if (retry >= 10)
3305a21721SMasahiro Yamada 			break;
3405a21721SMasahiro Yamada 	} while (1);
3505a21721SMasahiro Yamada }
3605a21721SMasahiro Yamada 
3705a21721SMasahiro Yamada /* function to poll in the fsm busy bit */
cm_wait_for_fsm(void)38de778115SLey Foon Tan int cm_wait_for_fsm(void)
3905a21721SMasahiro Yamada {
40*b491b498SJon Lin 	return wait_for_bit_le32(&clock_manager_base->stat,
41de778115SLey Foon Tan 				 CLKMGR_STAT_BUSY, false, 20000, false);
4205a21721SMasahiro Yamada }
4305a21721SMasahiro Yamada 
set_cpu_clk_info(void)4405a21721SMasahiro Yamada int set_cpu_clk_info(void)
4505a21721SMasahiro Yamada {
4605a21721SMasahiro Yamada 	/* Calculate the clock frequencies required for drivers */
4705a21721SMasahiro Yamada 	cm_get_l4_sp_clk_hz();
4805a21721SMasahiro Yamada 	cm_get_mmc_controller_clk_hz();
4905a21721SMasahiro Yamada 
5005a21721SMasahiro Yamada 	gd->bd->bi_arm_freq = cm_get_mpu_clk_hz() / 1000000;
5105a21721SMasahiro Yamada 	gd->bd->bi_dsp_freq = 0;
52177ba1f9SLey Foon Tan 
53177ba1f9SLey Foon Tan #if defined(CONFIG_TARGET_SOCFPGA_GEN5)
5405a21721SMasahiro Yamada 	gd->bd->bi_ddr_freq = cm_get_sdram_clk_hz() / 1000000;
55177ba1f9SLey Foon Tan #elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
56177ba1f9SLey Foon Tan 	gd->bd->bi_ddr_freq = 0;
57177ba1f9SLey Foon Tan #endif
5805a21721SMasahiro Yamada 
5905a21721SMasahiro Yamada 	return 0;
6005a21721SMasahiro Yamada }
6105a21721SMasahiro Yamada 
do_showclocks(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])6205a21721SMasahiro Yamada int do_showclocks(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
6305a21721SMasahiro Yamada {
6405a21721SMasahiro Yamada 	cm_print_clock_quick_summary();
6505a21721SMasahiro Yamada 	return 0;
6605a21721SMasahiro Yamada }
6705a21721SMasahiro Yamada 
6805a21721SMasahiro Yamada U_BOOT_CMD(
6905a21721SMasahiro Yamada 	clocks,	CONFIG_SYS_MAXARGS, 1, do_showclocks,
7005a21721SMasahiro Yamada 	"display clocks",
7105a21721SMasahiro Yamada 	""
7205a21721SMasahiro Yamada );
73