xref: /rk3399_rockchip-uboot/arch/arm/include/asm/arch-vf610/imx-regs.h (revision 3fea95369850987de15a2a0ac009d05e13b90246)
124e8bee5SAlison Wang /*
2cb6d04d6SChao Fu  * Copyright 2013-2014 Freescale Semiconductor, Inc.
324e8bee5SAlison Wang  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
524e8bee5SAlison Wang  */
624e8bee5SAlison Wang 
724e8bee5SAlison Wang #ifndef __ASM_ARCH_IMX_REGS_H__
824e8bee5SAlison Wang #define __ASM_ARCH_IMX_REGS_H__
924e8bee5SAlison Wang 
1024e8bee5SAlison Wang #define ARCH_MXC
1124e8bee5SAlison Wang 
1224e8bee5SAlison Wang #define IRAM_BASE_ADDR		0x3F000000	/* internal ram */
1324e8bee5SAlison Wang #define IRAM_SIZE		0x00080000	/* 512 KB */
1424e8bee5SAlison Wang 
1524e8bee5SAlison Wang #define AIPS0_BASE_ADDR		0x40000000
1624e8bee5SAlison Wang #define AIPS1_BASE_ADDR		0x40080000
1724e8bee5SAlison Wang 
1824e8bee5SAlison Wang /* AIPS 0 */
1924e8bee5SAlison Wang #define MSCM_BASE_ADDR		(AIPS0_BASE_ADDR + 0x00001000)
2024e8bee5SAlison Wang #define MSCM_IR_BASE_ADDR	(AIPS0_BASE_ADDR + 0x00001800)
2124e8bee5SAlison Wang #define CA5SCU_BASE_ADDR	(AIPS0_BASE_ADDR + 0x00002000)
2224e8bee5SAlison Wang #define CA5_INTD_BASE_ADDR	(AIPS0_BASE_ADDR + 0x00003000)
2324e8bee5SAlison Wang #define CA5_L2C_BASE_ADDR	(AIPS0_BASE_ADDR + 0x00006000)
2424e8bee5SAlison Wang #define NIC0_BASE_ADDR		(AIPS0_BASE_ADDR + 0x00008000)
2524e8bee5SAlison Wang #define NIC1_BASE_ADDR		(AIPS0_BASE_ADDR + 0x00009000)
2624e8bee5SAlison Wang #define NIC2_BASE_ADDR		(AIPS0_BASE_ADDR + 0x0000A000)
2724e8bee5SAlison Wang #define NIC3_BASE_ADDR		(AIPS0_BASE_ADDR + 0x0000B000)
2824e8bee5SAlison Wang #define NIC4_BASE_ADDR		(AIPS0_BASE_ADDR + 0x0000C000)
2924e8bee5SAlison Wang #define NIC5_BASE_ADDR		(AIPS0_BASE_ADDR + 0x0000D000)
3024e8bee5SAlison Wang #define NIC6_BASE_ADDR		(AIPS0_BASE_ADDR + 0x0000E000)
3124e8bee5SAlison Wang #define NIC7_BASE_ADDR		(AIPS0_BASE_ADDR + 0x0000F000)
3224e8bee5SAlison Wang #define AHBTZASC_BASE_ADDR	(AIPS0_BASE_ADDR + 0x00010000)
3324e8bee5SAlison Wang #define TZASC_SYS0_BASE_ADDR	(AIPS0_BASE_ADDR + 0x00011000)
3424e8bee5SAlison Wang #define TZASC_SYS1_BASE_ADDR	(AIPS0_BASE_ADDR + 0x00012000)
3524e8bee5SAlison Wang #define TZASC_GFX_BASE_ADDR	(AIPS0_BASE_ADDR + 0x00013000)
3624e8bee5SAlison Wang #define TZASC_DDR0_BASE_ADDR	(AIPS0_BASE_ADDR + 0x00014000)
3724e8bee5SAlison Wang #define TZASC_DDR1_BASE_ADDR	(AIPS0_BASE_ADDR + 0x00015000)
3824e8bee5SAlison Wang #define CSU_BASE_ADDR		(AIPS0_BASE_ADDR + 0x00017000)
3924e8bee5SAlison Wang #define DMA0_BASE_ADDR		(AIPS0_BASE_ADDR + 0x00018000)
4024e8bee5SAlison Wang #define DMA0_TCD_BASE_ADDR	(AIPS0_BASE_ADDR + 0x00019000)
4124e8bee5SAlison Wang #define SEMA4_BASE_ADDR		(AIPS0_BASE_ADDR + 0x0001D000)
4224e8bee5SAlison Wang #define FB_BASE_ADDR		(AIPS0_BASE_ADDR + 0x0001E000)
4324e8bee5SAlison Wang #define DMA_MUX0_BASE_ADDR	(AIPS0_BASE_ADDR + 0x00024000)
4424e8bee5SAlison Wang #define UART0_BASE		(AIPS0_BASE_ADDR + 0x00027000)
4524e8bee5SAlison Wang #define UART1_BASE		(AIPS0_BASE_ADDR + 0x00028000)
4624e8bee5SAlison Wang #define UART2_BASE		(AIPS0_BASE_ADDR + 0x00029000)
4724e8bee5SAlison Wang #define UART3_BASE		(AIPS0_BASE_ADDR + 0x0002A000)
4824e8bee5SAlison Wang #define SPI0_BASE_ADDR		(AIPS0_BASE_ADDR + 0x0002C000)
4924e8bee5SAlison Wang #define SPI1_BASE_ADDR		(AIPS0_BASE_ADDR + 0x0002D000)
5024e8bee5SAlison Wang #define SAI0_BASE_ADDR		(AIPS0_BASE_ADDR + 0x0002F000)
5124e8bee5SAlison Wang #define SAI1_BASE_ADDR		(AIPS0_BASE_ADDR + 0x00030000)
5224e8bee5SAlison Wang #define SAI2_BASE_ADDR		(AIPS0_BASE_ADDR + 0x00031000)
5324e8bee5SAlison Wang #define SAI3_BASE_ADDR		(AIPS0_BASE_ADDR + 0x00032000)
5424e8bee5SAlison Wang #define CRC_BASE_ADDR		(AIPS0_BASE_ADDR + 0x00033000)
55a94bb7a4SSanchayan Maity #define USBC0_BASE_ADDR     (AIPS0_BASE_ADDR + 0x00034000)
5624e8bee5SAlison Wang #define PDB_BASE_ADDR		(AIPS0_BASE_ADDR + 0x00036000)
5724e8bee5SAlison Wang #define PIT_BASE_ADDR		(AIPS0_BASE_ADDR + 0x00037000)
5824e8bee5SAlison Wang #define FTM0_BASE_ADDR		(AIPS0_BASE_ADDR + 0x00038000)
5924e8bee5SAlison Wang #define FTM1_BASE_ADDR		(AIPS0_BASE_ADDR + 0x00039000)
6024e8bee5SAlison Wang #define ADC_BASE_ADDR		(AIPS0_BASE_ADDR + 0x0003B000)
6124e8bee5SAlison Wang #define TCON0_BASE_ADDR		(AIPS0_BASE_ADDR + 0x0003D000)
6224e8bee5SAlison Wang #define WDOG1_BASE_ADDR		(AIPS0_BASE_ADDR + 0x0003E000)
6324e8bee5SAlison Wang #define LPTMR_BASE_ADDR		(AIPS0_BASE_ADDR + 0x00040000)
6424e8bee5SAlison Wang #define RLE_BASE_ADDR		(AIPS0_BASE_ADDR + 0x00042000)
6524e8bee5SAlison Wang #define MLB_BASE_ADDR		(AIPS0_BASE_ADDR + 0x00043000)
6624e8bee5SAlison Wang #define QSPI0_BASE_ADDR		(AIPS0_BASE_ADDR + 0x00044000)
6724e8bee5SAlison Wang #define IOMUXC_BASE_ADDR	(AIPS0_BASE_ADDR + 0x00048000)
6824e8bee5SAlison Wang #define ANADIG_BASE_ADDR	(AIPS0_BASE_ADDR + 0x00050000)
69a94bb7a4SSanchayan Maity #define USB_PHY0_BASE_ADDR  (AIPS0_BASE_ADDR + 0x00050800)
70a94bb7a4SSanchayan Maity #define USB_PHY1_BASE_ADDR  (AIPS0_BASE_ADDR + 0x00050C00)
718b4f9afaSStefan Agner #define SCSC_BASE_ADDR		(AIPS0_BASE_ADDR + 0x00052000)
72*80b9c3bbSStefan Agner #define DCU0_BASE_ADDR		(AIPS0_BASE_ADDR + 0x00058000)
7324e8bee5SAlison Wang #define ASRC_BASE_ADDR		(AIPS0_BASE_ADDR + 0x00060000)
7424e8bee5SAlison Wang #define SPDIF_BASE_ADDR		(AIPS0_BASE_ADDR + 0x00061000)
7524e8bee5SAlison Wang #define ESAI_BASE_ADDR		(AIPS0_BASE_ADDR + 0x00062000)
7624e8bee5SAlison Wang #define ESAI_FIFO_BASE_ADDR	(AIPS0_BASE_ADDR + 0x00063000)
7724e8bee5SAlison Wang #define WDOG_BASE_ADDR		(AIPS0_BASE_ADDR + 0x00065000)
78e6c8b716SHeiko Schocher #define I2C1_BASE_ADDR		(AIPS0_BASE_ADDR + 0x00066000)
79b44e60acSAlbert ARIBAUD \(3ADEV\) #define I2C2_BASE_ADDR		(AIPS0_BASE_ADDR + 0x00067000)
80b44e60acSAlbert ARIBAUD \(3ADEV\) #define I2C3_BASE_ADDR		(AIPS0_BASE_ADDR + 0x000E6000)
81b44e60acSAlbert ARIBAUD \(3ADEV\) #define I2C4_BASE_ADDR		(AIPS0_BASE_ADDR + 0x000E7000)
8224e8bee5SAlison Wang #define WKUP_BASE_ADDR		(AIPS0_BASE_ADDR + 0x0006A000)
8324e8bee5SAlison Wang #define CCM_BASE_ADDR		(AIPS0_BASE_ADDR + 0x0006B000)
8424e8bee5SAlison Wang #define GPC_BASE_ADDR		(AIPS0_BASE_ADDR + 0x0006C000)
8524e8bee5SAlison Wang #define VREG_DIG_BASE_ADDR	(AIPS0_BASE_ADDR + 0x0006D000)
8624e8bee5SAlison Wang #define SRC_BASE_ADDR		(AIPS0_BASE_ADDR + 0x0006E000)
8724e8bee5SAlison Wang #define CMU_BASE_ADDR		(AIPS0_BASE_ADDR + 0x0006F000)
88d348a943SBhuvanchandra DV #define GPIO0_BASE_ADDR		(AIPS0_BASE_ADDR + 0x000FF000)
89d348a943SBhuvanchandra DV #define GPIO1_BASE_ADDR		(AIPS0_BASE_ADDR + 0x000FF040)
90d348a943SBhuvanchandra DV #define GPIO2_BASE_ADDR		(AIPS0_BASE_ADDR + 0x000FF080)
91d348a943SBhuvanchandra DV #define GPIO3_BASE_ADDR		(AIPS0_BASE_ADDR + 0x000FF0C0)
92d348a943SBhuvanchandra DV #define GPIO4_BASE_ADDR		(AIPS0_BASE_ADDR + 0x000FF100)
9324e8bee5SAlison Wang 
9424e8bee5SAlison Wang /* AIPS 1 */
9524e8bee5SAlison Wang #define OCOTP_BASE_ADDR		(AIPS1_BASE_ADDR + 0x00025000)
9624e8bee5SAlison Wang #define DDR_BASE_ADDR		(AIPS1_BASE_ADDR + 0x0002E000)
9724e8bee5SAlison Wang #define ESDHC0_BASE_ADDR	(AIPS1_BASE_ADDR + 0x00031000)
9824e8bee5SAlison Wang #define ESDHC1_BASE_ADDR	(AIPS1_BASE_ADDR + 0x00032000)
99a94bb7a4SSanchayan Maity #define USBC1_BASE_ADDR     (AIPS1_BASE_ADDR + 0x00034000)
10024e8bee5SAlison Wang #define ENET_BASE_ADDR		(AIPS1_BASE_ADDR + 0x00050000)
1016c81a93dSMarcel Ziswiler #define ENET1_BASE_ADDR		(AIPS1_BASE_ADDR + 0x00051000)
102*80b9c3bbSStefan Agner #define DCU1_BASE_ADDR		(AIPS1_BASE_ADDR + 0x00058000)
103b0e31c7bSStefan Agner #define NFC_BASE_ADDR		(AIPS1_BASE_ADDR + 0x00060000)
10424e8bee5SAlison Wang 
105cb6d04d6SChao Fu #define QSPI0_AMBA_BASE		0x20000000
106cb6d04d6SChao Fu 
10724e8bee5SAlison Wang /* MUX mode and PAD ctrl are in one register */
10824e8bee5SAlison Wang #define CONFIG_IOMUX_SHARE_CONF_REG
10924e8bee5SAlison Wang 
11024e8bee5SAlison Wang #define FEC_QUIRK_ENET_MAC
1111221b3d7SAlison Wang #define I2C_QUIRK_REG
11224e8bee5SAlison Wang 
11324e8bee5SAlison Wang /* MSCM interrupt rounter */
11424e8bee5SAlison Wang #define MSCM_IRSPRC_CP0_EN				1
11524e8bee5SAlison Wang #define MSCM_IRSPRC_NUM					112
11624e8bee5SAlison Wang 
11724e8bee5SAlison Wang /* DDRMC */
11824e8bee5SAlison Wang #define DDRMC_PHY_DQ_TIMING				0x00002613
11924e8bee5SAlison Wang #define DDRMC_PHY_DQS_TIMING				0x00002615
120c19a8bc5SAnthony Felice #define DDRMC_PHY_CTRL					0x00210000
12124e8bee5SAlison Wang #define DDRMC_PHY_MASTER_CTRL				0x0001012a
122c19a8bc5SAnthony Felice #define DDRMC_PHY_SLAVE_CTRL				0x00002000
123c19a8bc5SAnthony Felice #define DDRMC_PHY_OFF					0x00000000
124c19a8bc5SAnthony Felice #define DDRMC_PHY_PROC_PAD_ODT				0x00010101
12524e8bee5SAlison Wang 
12624e8bee5SAlison Wang #define DDRMC_PHY50_DDR3_MODE				(1 << 12)
12724e8bee5SAlison Wang #define DDRMC_PHY50_EN_SW_HALF_CYCLE			(1 << 8)
12824e8bee5SAlison Wang 
12924e8bee5SAlison Wang #define DDRMC_CR00_DRAM_CLASS_DDR3			(0x6 << 8)
13024e8bee5SAlison Wang #define DDRMC_CR00_DRAM_CLASS_LPDDR2			(0x5 << 8)
13124e8bee5SAlison Wang #define DDRMC_CR00_START				1
13224e8bee5SAlison Wang #define DDRMC_CR02_DRAM_TINIT(v)			((v) & 0xffffff)
13324e8bee5SAlison Wang #define DDRMC_CR10_TRST_PWRON(v)			(v)
13424e8bee5SAlison Wang #define DDRMC_CR11_CKE_INACTIVE(v)			(v)
13524e8bee5SAlison Wang #define DDRMC_CR12_WRLAT(v)				(((v) & 0x1f) << 8)
13624e8bee5SAlison Wang #define DDRMC_CR12_CASLAT_LIN(v)			((v) & 0x3f)
13724e8bee5SAlison Wang #define DDRMC_CR13_TRC(v)				(((v) & 0xff) << 24)
13824e8bee5SAlison Wang #define DDRMC_CR13_TRRD(v)				(((v) & 0xff) << 16)
13924e8bee5SAlison Wang #define DDRMC_CR13_TCCD(v)				(((v) & 0x1f) << 8)
14024e8bee5SAlison Wang #define DDRMC_CR13_TBST_INT_INTERVAL(v)			((v) & 0x7)
14124e8bee5SAlison Wang #define DDRMC_CR14_TFAW(v)				(((v) & 0x3f) << 24)
14224e8bee5SAlison Wang #define DDRMC_CR14_TRP(v)				(((v) & 0x1f) << 16)
14324e8bee5SAlison Wang #define DDRMC_CR14_TWTR(v)				(((v) & 0xf) << 8)
14424e8bee5SAlison Wang #define DDRMC_CR14_TRAS_MIN(v)				((v) & 0xff)
14524e8bee5SAlison Wang #define DDRMC_CR16_TMRD(v)				(((v) & 0x1f) << 24)
14624e8bee5SAlison Wang #define DDRMC_CR16_TRTP(v)				(((v) & 0xf) << 16)
14724e8bee5SAlison Wang #define DDRMC_CR17_TRAS_MAX(v)				(((v) & 0x1ffff) << 8)
14824e8bee5SAlison Wang #define DDRMC_CR17_TMOD(v)				((v) & 0xff)
14924e8bee5SAlison Wang #define DDRMC_CR18_TCKESR(v)				(((v) & 0x1f) << 8)
15024e8bee5SAlison Wang #define DDRMC_CR18_TCKE(v)				((v) & 0x7)
15124e8bee5SAlison Wang #define DDRMC_CR20_AP_EN				(1 << 24)
15224e8bee5SAlison Wang #define DDRMC_CR21_TRCD_INT(v)				(((v) & 0xff) << 16)
1533f353cecSAlbert ARIBAUD \\(3ADEV\\) #define DDRMC_CR21_TRAS_LOCKOUT(v)			((v) << 8)
15424e8bee5SAlison Wang #define DDRMC_CR21_CCMAP_EN				1
15524e8bee5SAlison Wang #define DDRMC_CR22_TDAL(v)				(((v) & 0x3f) << 16)
15624e8bee5SAlison Wang #define DDRMC_CR23_BSTLEN(v)				(((v) & 0x7) << 24)
157c19a8bc5SAnthony Felice #define DDRMC_CR23_TDLL(v)				((v) & 0xffff)
15824e8bee5SAlison Wang #define DDRMC_CR24_TRP_AB(v)				((v) & 0x1f)
15924e8bee5SAlison Wang #define DDRMC_CR25_TREF_EN				(1 << 16)
16024e8bee5SAlison Wang #define DDRMC_CR26_TREF(v)				(((v) & 0xffff) << 16)
16124e8bee5SAlison Wang #define DDRMC_CR26_TRFC(v)				((v) & 0x3ff)
16224e8bee5SAlison Wang #define DDRMC_CR28_TREF_INT(v)				((v) & 0xffff)
16324e8bee5SAlison Wang #define DDRMC_CR29_TPDEX(v)				((v) & 0xffff)
16424e8bee5SAlison Wang #define DDRMC_CR30_TXPDLL(v)				((v) & 0xffff)
16524e8bee5SAlison Wang #define DDRMC_CR31_TXSNR(v)				(((v) & 0xffff) << 16)
16624e8bee5SAlison Wang #define DDRMC_CR31_TXSR(v)				((v) & 0xffff)
16724e8bee5SAlison Wang #define DDRMC_CR33_EN_QK_SREF				(1 << 16)
16824e8bee5SAlison Wang #define DDRMC_CR34_CKSRX(v)				(((v) & 0xf) << 16)
16924e8bee5SAlison Wang #define DDRMC_CR34_CKSRE(v)				(((v) & 0xf) << 8)
170c19a8bc5SAnthony Felice #define DDRMC_CR38_FREQ_CHG_EN(v)			(((v) & 0x1) << 8)
17124e8bee5SAlison Wang #define DDRMC_CR39_PHY_INI_COM(v)			(((v) & 0xffff) << 16)
17224e8bee5SAlison Wang #define DDRMC_CR39_PHY_INI_STA(v)			(((v) & 0xff) << 8)
17324e8bee5SAlison Wang #define DDRMC_CR39_FRQ_CH_DLLOFF(v)			((v) & 0x3)
17424e8bee5SAlison Wang #define DDRMC_CR41_PHY_INI_STRT_INI_DIS			1
17524e8bee5SAlison Wang #define DDRMC_CR48_MR1_DA_0(v)				(((v) & 0xffff) << 16)
17624e8bee5SAlison Wang #define DDRMC_CR48_MR0_DA_0(v)				((v) & 0xffff)
17724e8bee5SAlison Wang #define DDRMC_CR66_ZQCL(v)				(((v) & 0xfff) << 16)
17824e8bee5SAlison Wang #define DDRMC_CR66_ZQINIT(v)				((v) & 0xfff)
17924e8bee5SAlison Wang #define DDRMC_CR67_ZQCS(v)				((v) & 0xfff)
18024e8bee5SAlison Wang #define DDRMC_CR69_ZQ_ON_SREF_EX(v)			(((v) & 0xf) << 8)
18124e8bee5SAlison Wang #define DDRMC_CR70_REF_PER_ZQ(v)			(v)
182c19a8bc5SAnthony Felice #define DDRMC_CR72_ZQCS_ROTATE(v)			(((v) & 0x1) << 24)
18324e8bee5SAlison Wang #define DDRMC_CR73_APREBIT(v)				(((v) & 0xf) << 24)
18424e8bee5SAlison Wang #define DDRMC_CR73_COL_DIFF(v)				(((v) & 0x7) << 16)
18524e8bee5SAlison Wang #define DDRMC_CR73_ROW_DIFF(v)				(((v) & 0x3) << 8)
18624e8bee5SAlison Wang #define DDRMC_CR74_BANKSPLT_EN				(1 << 24)
18724e8bee5SAlison Wang #define DDRMC_CR74_ADDR_CMP_EN				(1 << 16)
18824e8bee5SAlison Wang #define DDRMC_CR74_CMD_AGE_CNT(v)			(((v) & 0xff) << 8)
18924e8bee5SAlison Wang #define DDRMC_CR74_AGE_CNT(v)				((v) & 0xff)
19024e8bee5SAlison Wang #define DDRMC_CR75_RW_PG_EN				(1 << 24)
19124e8bee5SAlison Wang #define DDRMC_CR75_RW_EN				(1 << 16)
19224e8bee5SAlison Wang #define DDRMC_CR75_PRI_EN				(1 << 8)
19324e8bee5SAlison Wang #define DDRMC_CR75_PLEN					1
19424e8bee5SAlison Wang #define DDRMC_CR76_NQENT_ACTDIS(v)			(((v) & 0x7) << 24)
19524e8bee5SAlison Wang #define DDRMC_CR76_D_RW_G_BKCN(v)			(((v) & 0x3) << 16)
19624e8bee5SAlison Wang #define DDRMC_CR76_W2R_SPLT_EN				(1 << 8)
19724e8bee5SAlison Wang #define DDRMC_CR76_CS_EN				1
19824e8bee5SAlison Wang #define DDRMC_CR77_CS_MAP				(1 << 24)
19924e8bee5SAlison Wang #define DDRMC_CR77_DI_RD_INTLEAVE			(1 << 8)
20024e8bee5SAlison Wang #define DDRMC_CR77_SWAP_EN				1
201c19a8bc5SAnthony Felice #define DDRMC_CR78_Q_FULLNESS(v)			(((v) & 0x7) << 24)
20224e8bee5SAlison Wang #define DDRMC_CR78_BUR_ON_FLY_BIT(v)			((v) & 0xf)
203c19a8bc5SAnthony Felice #define DDRMC_CR79_CTLUPD_AREF(v)			(((v) & 0x1) << 24)
204c19a8bc5SAnthony Felice #define DDRMC_CR82_INT_MASK				0x10000000
2053f353cecSAlbert ARIBAUD \\(3ADEV\\) #define DDRMC_CR87_ODT_WR_MAPCS0(v)			((v) << 24)
2063f353cecSAlbert ARIBAUD \\(3ADEV\\) #define DDRMC_CR87_ODT_RD_MAPCS0(v)			((v) << 16)
20724e8bee5SAlison Wang #define DDRMC_CR88_TODTL_CMD(v)				(((v) & 0x1f) << 16)
20824e8bee5SAlison Wang #define DDRMC_CR89_AODT_RWSMCS(v)			((v) & 0xf)
20924e8bee5SAlison Wang #define DDRMC_CR91_R2W_SMCSDL(v)			(((v) & 0x7) << 16)
21024e8bee5SAlison Wang #define DDRMC_CR96_WLMRD(v)				(((v) & 0x3f) << 8)
21124e8bee5SAlison Wang #define DDRMC_CR96_WLDQSEN(v)				((v) & 0x3f)
212c19a8bc5SAnthony Felice #define DDRMC_CR97_WRLVL_EN				(1 << 24)
213c7ea243cSSanchayan Maity #define DDRMC_CR98_WRLVL_DL_0(v)			((v) & 0xffff)
214c7ea243cSSanchayan Maity #define DDRMC_CR99_WRLVL_DL_1(v)			((v) & 0xffff)
215c19a8bc5SAnthony Felice #define DDRMC_CR102_RDLVL_GT_REGEN			(1 << 16)
216c19a8bc5SAnthony Felice #define DDRMC_CR102_RDLVL_REG_EN			(1 << 8)
21724e8bee5SAlison Wang #define DDRMC_CR105_RDLVL_DL_0(v)			(((v) & 0xff) << 8)
218c19a8bc5SAnthony Felice #define DDRMC_CR106_RDLVL_GTDL_0(v)			((v) & 0xff)
21924e8bee5SAlison Wang #define DDRMC_CR110_RDLVL_DL_1(v)			((v) & 0xff)
220c19a8bc5SAnthony Felice #define DDRMC_CR110_RDLVL_GTDL_1(v)			(((v) & 0xff) << 16)
22124e8bee5SAlison Wang #define DDRMC_CR114_RDLVL_GTDL_2(v)			(((v) & 0xffff) << 8)
222c19a8bc5SAnthony Felice #define DDRMC_CR115_RDLVL_GTDL_2(v)			((v) & 0xff)
22324e8bee5SAlison Wang #define DDRMC_CR117_AXI0_W_PRI(v)			(((v) & 0x3) << 8)
22424e8bee5SAlison Wang #define DDRMC_CR117_AXI0_R_PRI(v)			((v) & 0x3)
22524e8bee5SAlison Wang #define DDRMC_CR118_AXI1_W_PRI(v)			(((v) & 0x3) << 24)
22624e8bee5SAlison Wang #define DDRMC_CR118_AXI1_R_PRI(v)			(((v) & 0x3) << 16)
22724e8bee5SAlison Wang #define DDRMC_CR120_AXI0_PRI1_RPRI(v)			(((v) & 0xf) << 24)
22824e8bee5SAlison Wang #define DDRMC_CR120_AXI0_PRI0_RPRI(v)			(((v) & 0xf) << 16)
22924e8bee5SAlison Wang #define DDRMC_CR121_AXI0_PRI3_RPRI(v)			(((v) & 0xf) << 8)
23024e8bee5SAlison Wang #define DDRMC_CR121_AXI0_PRI2_RPRI(v)			((v) & 0xf)
23124e8bee5SAlison Wang #define DDRMC_CR122_AXI1_PRI1_RPRI(v)			(((v) & 0xf) << 24)
23224e8bee5SAlison Wang #define DDRMC_CR122_AXI1_PRI0_RPRI(v)			(((v) & 0xf) << 16)
23324e8bee5SAlison Wang #define DDRMC_CR122_AXI0_PRIRLX(v)			((v) & 0x3ff)
23424e8bee5SAlison Wang #define DDRMC_CR123_AXI1_PRI3_RPRI(v)			(((v) & 0xf) << 8)
23524e8bee5SAlison Wang #define DDRMC_CR123_AXI1_PRI2_RPRI(v)			((v) & 0xf)
236c19a8bc5SAnthony Felice #define DDRMC_CR123_AXI1_P_ODR_EN			(1 << 16)
23724e8bee5SAlison Wang #define DDRMC_CR124_AXI1_PRIRLX(v)			((v) & 0x3ff)
23824e8bee5SAlison Wang #define DDRMC_CR126_PHY_RDLAT(v)			(((v) & 0x3f) << 8)
23924e8bee5SAlison Wang #define DDRMC_CR132_WRLAT_ADJ(v)			(((v) & 0x1f) << 8)
24024e8bee5SAlison Wang #define DDRMC_CR132_RDLAT_ADJ(v)			((v) & 0x3f)
241c19a8bc5SAnthony Felice #define DDRMC_CR137_PHYCTL_DL(v)			(((v) & 0xf) << 16)
242c19a8bc5SAnthony Felice #define DDRMC_CR138_PHY_WRLV_MXDL(v)			(((v) & 0xffff) << 16)
243c19a8bc5SAnthony Felice #define DDRMC_CR138_PHYDRAM_CK_EN(v)			(((v) & 0x8) << 8)
24424e8bee5SAlison Wang #define DDRMC_CR139_PHY_WRLV_RESPLAT(v)			(((v) & 0xff) << 24)
24524e8bee5SAlison Wang #define DDRMC_CR139_PHY_WRLV_LOAD(v)			(((v) & 0xff) << 16)
24624e8bee5SAlison Wang #define DDRMC_CR139_PHY_WRLV_DLL(v)			(((v) & 0xff) << 8)
24724e8bee5SAlison Wang #define DDRMC_CR139_PHY_WRLV_EN(v)			((v) & 0xff)
248c19a8bc5SAnthony Felice #define DDRMC_CR140_PHY_WRLV_WW(v)			((v) & 0x3ff)
249c19a8bc5SAnthony Felice #define DDRMC_CR143_RDLV_GAT_MXDL(v)			(((v) & 0xffff) << 16)
250c19a8bc5SAnthony Felice #define DDRMC_CR143_RDLV_MXDL(v)			((v) & 0xffff)
251c19a8bc5SAnthony Felice #define DDRMC_CR144_PHY_RDLVL_RES(v)			(((v) & 0xff) << 24)
252c19a8bc5SAnthony Felice #define DDRMC_CR144_PHY_RDLV_LOAD(v)			(((v) & 0xff) << 16)
253c19a8bc5SAnthony Felice #define DDRMC_CR144_PHY_RDLV_DLL(v)			(((v) & 0xff) << 8)
254c19a8bc5SAnthony Felice #define DDRMC_CR144_PHY_RDLV_EN(v)			((v) & 0xff)
255c19a8bc5SAnthony Felice #define DDRMC_CR145_PHY_RDLV_RR(v)			((v) & 0x3ff)
256c19a8bc5SAnthony Felice #define DDRMC_CR146_PHY_RDLVL_RESP(v)			(v)
257c19a8bc5SAnthony Felice #define DDRMC_CR147_RDLV_RESP_MASK(v)			((v) & 0xfffff)
258c19a8bc5SAnthony Felice #define DDRMC_CR148_RDLV_GATE_RESP_MASK(v)		((v) & 0xfffff)
259c19a8bc5SAnthony Felice #define DDRMC_CR151_RDLV_GAT_DQ_ZERO_CNT(v)		(((v) & 0xf) << 8)
260c19a8bc5SAnthony Felice #define DDRMC_CR151_RDLVL_DQ_ZERO_CNT(v)		((v) & 0xf)
26124e8bee5SAlison Wang #define DDRMC_CR154_PAD_ZQ_EARLY_CMP_EN_TIMER(v)	(((v) & 0x1f) << 27)
26224e8bee5SAlison Wang #define DDRMC_CR154_PAD_ZQ_MODE(v)			(((v) & 0x3) << 21)
26356d83d1cSStefan Agner #define DDRMC_CR154_DDR_SEL_PAD_CONTR(v)		(((v) & 0x3) << 18)
264c19a8bc5SAnthony Felice #define DDRMC_CR154_PAD_ZQ_HW_FOR(v)			(((v) & 0x1) << 14)
26524e8bee5SAlison Wang #define DDRMC_CR155_AXI0_AWCACHE			(1 << 10)
266c19a8bc5SAnthony Felice #define DDRMC_CR155_PAD_ODT_BYTE1(v)			(((v) & 0x7) << 3)
267c19a8bc5SAnthony Felice #define DDRMC_CR155_PAD_ODT_BYTE0(v)			((v) & 0x7)
26824e8bee5SAlison Wang #define DDRMC_CR158_TWR(v)				((v) & 0x3f)
269c19a8bc5SAnthony Felice #define DDRMC_CR161_ODT_EN(v)				(((v) & 0x1) << 16)
270c19a8bc5SAnthony Felice #define DDRMC_CR161_TODTH_RD(v)				(((v) & 0xf) << 8)
271c19a8bc5SAnthony Felice #define DDRMC_CR161_TODTH_WR(v)				((v) & 0xf)
27224e8bee5SAlison Wang 
2739e89a64fSStefan Agner /* System Reset Controller (SRC) */
2749e89a64fSStefan Agner #define SRC_SRSR_SW_RST					(0x1 << 18)
2759e89a64fSStefan Agner #define SRC_SRSR_RESETB					(0x1 << 7)
2769e89a64fSStefan Agner #define SRC_SRSR_JTAG_RST				(0x1 << 5)
2779e89a64fSStefan Agner #define SRC_SRSR_WDOG_M4				(0x1 << 4)
2789e89a64fSStefan Agner #define SRC_SRSR_WDOG_A5				(0x1 << 3)
2799e89a64fSStefan Agner #define SRC_SRSR_POR_RST				(0x1 << 0)
280e7b860faSSanchayan Maity #define SRC_SBMR2_BMOD_MASK             (0x3 << 24)
281e7b860faSSanchayan Maity #define SRC_SBMR2_BMOD_SHIFT            24
282e7b860faSSanchayan Maity #define SRC_SBMR2_BMOD_FUSES            0x0
283e7b860faSSanchayan Maity #define SRC_SBMR2_BMOD_SERIAL           0x1
284e7b860faSSanchayan Maity #define SRC_SBMR2_BMOD_RCON             0x2
2859e89a64fSStefan Agner 
2868b4f9afaSStefan Agner /* Slow Clock Source Controller Module (SCSC) */
2878b4f9afaSStefan Agner #define SCSC_SOSC_CTR_SOSC_EN            0x1
2888b4f9afaSStefan Agner 
28924e8bee5SAlison Wang #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
29024e8bee5SAlison Wang #include <asm/types.h>
29124e8bee5SAlison Wang 
29224e8bee5SAlison Wang /* System Reset Controller (SRC) */
29324e8bee5SAlison Wang struct src {
29424e8bee5SAlison Wang 	u32 scr;
29524e8bee5SAlison Wang 	u32 sbmr1;
29624e8bee5SAlison Wang 	u32 srsr;
29724e8bee5SAlison Wang 	u32 secr;
29824e8bee5SAlison Wang 	u32 gpsr;
29924e8bee5SAlison Wang 	u32 sicr;
30024e8bee5SAlison Wang 	u32 simr;
30124e8bee5SAlison Wang 	u32 sbmr2;
30224e8bee5SAlison Wang 	u32 gpr0;
30324e8bee5SAlison Wang 	u32 gpr1;
30424e8bee5SAlison Wang 	u32 gpr2;
30524e8bee5SAlison Wang 	u32 gpr3;
30624e8bee5SAlison Wang 	u32 gpr4;
30724e8bee5SAlison Wang 	u32 hab0;
30824e8bee5SAlison Wang 	u32 hab1;
30924e8bee5SAlison Wang 	u32 hab2;
31024e8bee5SAlison Wang 	u32 hab3;
31124e8bee5SAlison Wang 	u32 hab4;
31224e8bee5SAlison Wang 	u32 hab5;
31324e8bee5SAlison Wang 	u32 misc0;
31424e8bee5SAlison Wang 	u32 misc1;
31524e8bee5SAlison Wang 	u32 misc2;
31624e8bee5SAlison Wang 	u32 misc3;
31724e8bee5SAlison Wang };
31824e8bee5SAlison Wang 
31924e8bee5SAlison Wang /* Periodic Interrupt Timer (PIT) */
32024e8bee5SAlison Wang struct pit_reg {
32124e8bee5SAlison Wang 	u32 mcr;
32224e8bee5SAlison Wang 	u32 recv0[55];
32324e8bee5SAlison Wang 	u32 ltmr64h;
32424e8bee5SAlison Wang 	u32 ltmr64l;
32524e8bee5SAlison Wang 	u32 recv1[6];
32624e8bee5SAlison Wang 	u32 ldval0;
32724e8bee5SAlison Wang 	u32 cval0;
32824e8bee5SAlison Wang 	u32 tctrl0;
32924e8bee5SAlison Wang 	u32 tflg0;
33024e8bee5SAlison Wang 	u32 ldval1;
33124e8bee5SAlison Wang 	u32 cval1;
33224e8bee5SAlison Wang 	u32 tctrl1;
33324e8bee5SAlison Wang 	u32 tflg1;
33424e8bee5SAlison Wang 	u32 ldval2;
33524e8bee5SAlison Wang 	u32 cval2;
33624e8bee5SAlison Wang 	u32 tctrl2;
33724e8bee5SAlison Wang 	u32 tflg2;
33824e8bee5SAlison Wang 	u32 ldval3;
33924e8bee5SAlison Wang 	u32 cval3;
34024e8bee5SAlison Wang 	u32 tctrl3;
34124e8bee5SAlison Wang 	u32 tflg3;
34224e8bee5SAlison Wang 	u32 ldval4;
34324e8bee5SAlison Wang 	u32 cval4;
34424e8bee5SAlison Wang 	u32 tctrl4;
34524e8bee5SAlison Wang 	u32 tflg4;
34624e8bee5SAlison Wang 	u32 ldval5;
34724e8bee5SAlison Wang 	u32 cval5;
34824e8bee5SAlison Wang 	u32 tctrl5;
34924e8bee5SAlison Wang 	u32 tflg5;
35024e8bee5SAlison Wang 	u32 ldval6;
35124e8bee5SAlison Wang 	u32 cval6;
35224e8bee5SAlison Wang 	u32 tctrl6;
35324e8bee5SAlison Wang 	u32 tflg6;
35424e8bee5SAlison Wang 	u32 ldval7;
35524e8bee5SAlison Wang 	u32 cval7;
35624e8bee5SAlison Wang 	u32 tctrl7;
35724e8bee5SAlison Wang 	u32 tflg7;
35824e8bee5SAlison Wang };
35924e8bee5SAlison Wang 
36024e8bee5SAlison Wang /* Watchdog Timer (WDOG) */
36124e8bee5SAlison Wang struct wdog_regs {
36224e8bee5SAlison Wang 	u16 wcr;
36324e8bee5SAlison Wang 	u16 wsr;
36424e8bee5SAlison Wang 	u16 wrsr;
36524e8bee5SAlison Wang 	u16 wicr;
36624e8bee5SAlison Wang 	u16 wmcr;
36724e8bee5SAlison Wang };
36824e8bee5SAlison Wang 
36924e8bee5SAlison Wang /* LPDDR2/DDR3 SDRAM Memory Controller (DDRMC) */
37024e8bee5SAlison Wang struct ddrmr_regs {
37124e8bee5SAlison Wang 	u32 cr[162];
37224e8bee5SAlison Wang 	u32 rsvd[94];
37324e8bee5SAlison Wang 	u32 phy[53];
37424e8bee5SAlison Wang };
37524e8bee5SAlison Wang 
37624e8bee5SAlison Wang /* On-Chip One Time Programmable Controller (OCOTP) */
37724e8bee5SAlison Wang struct ocotp_regs {
37824e8bee5SAlison Wang 	u32 ctrl;
37924e8bee5SAlison Wang 	u32 ctrl_set;
38024e8bee5SAlison Wang 	u32 ctrl_clr;
38124e8bee5SAlison Wang 	u32 ctrl_tog;
38224e8bee5SAlison Wang 	u32 timing;
38324e8bee5SAlison Wang 	u32 rsvd0[3];
38424e8bee5SAlison Wang 	u32 data;
38524e8bee5SAlison Wang 	u32 rsvd1[3];
38624e8bee5SAlison Wang 	u32 read_ctrl;
38724e8bee5SAlison Wang 	u32 rsvd2[3];
38824e8bee5SAlison Wang 	u32 read_fuse_data;
38924e8bee5SAlison Wang 	u32 rsvd3[7];
39024e8bee5SAlison Wang 	u32 scs;
39124e8bee5SAlison Wang 	u32 scs_set;
39224e8bee5SAlison Wang 	u32 scs_clr;
39324e8bee5SAlison Wang 	u32 scs_tog;
39424e8bee5SAlison Wang 	u32 crc_addr;
39524e8bee5SAlison Wang 	u32 rsvd4[3];
39624e8bee5SAlison Wang 	u32 crc_value;
39724e8bee5SAlison Wang 	u32 rsvd5[3];
39824e8bee5SAlison Wang 	u32 version;
39924e8bee5SAlison Wang 	u32 rsvd6[0xdb];
40024e8bee5SAlison Wang 
40124e8bee5SAlison Wang 	struct fuse_bank {
40224e8bee5SAlison Wang 		u32 fuse_regs[0x20];
40324e8bee5SAlison Wang 	} bank[16];
40424e8bee5SAlison Wang };
40524e8bee5SAlison Wang 
40624e8bee5SAlison Wang struct fuse_bank0_regs {
40724e8bee5SAlison Wang 	u32 lock;
40824e8bee5SAlison Wang 	u32 rsvd0[3];
40924e8bee5SAlison Wang 	u32 uid_low;
41024e8bee5SAlison Wang 	u32 rsvd1[3];
41124e8bee5SAlison Wang 	u32 uid_high;
41224e8bee5SAlison Wang 	u32 rsvd2[0x17];
41324e8bee5SAlison Wang };
41424e8bee5SAlison Wang 
41524e8bee5SAlison Wang struct fuse_bank4_regs {
41624e8bee5SAlison Wang 	u32 sjc_resp0;
41724e8bee5SAlison Wang 	u32 rsvd0[3];
41824e8bee5SAlison Wang 	u32 sjc_resp1;
41924e8bee5SAlison Wang 	u32 rsvd1[3];
42024e8bee5SAlison Wang 	u32 mac_addr0;
42124e8bee5SAlison Wang 	u32 rsvd2[3];
42224e8bee5SAlison Wang 	u32 mac_addr1;
42324e8bee5SAlison Wang 	u32 rsvd3[3];
42424e8bee5SAlison Wang 	u32 mac_addr2;
42524e8bee5SAlison Wang 	u32 rsvd4[3];
42624e8bee5SAlison Wang 	u32 mac_addr3;
42724e8bee5SAlison Wang 	u32 rsvd5[3];
42824e8bee5SAlison Wang 	u32 gp1;
42924e8bee5SAlison Wang 	u32 rsvd6[3];
43024e8bee5SAlison Wang 	u32 gp2;
43124e8bee5SAlison Wang 	u32 rsvd7[3];
43224e8bee5SAlison Wang };
43324e8bee5SAlison Wang 
43424e8bee5SAlison Wang /* MSCM Interrupt Router */
43524e8bee5SAlison Wang struct mscm_ir {
43624e8bee5SAlison Wang 	u32 ircp0ir;
43724e8bee5SAlison Wang 	u32 ircp1ir;
43824e8bee5SAlison Wang 	u32 rsvd1[6];
43924e8bee5SAlison Wang 	u32 ircpgir;
44024e8bee5SAlison Wang 	u32 rsvd2[23];
44124e8bee5SAlison Wang 	u16 irsprc[112];
44224e8bee5SAlison Wang 	u16 rsvd3[848];
44324e8bee5SAlison Wang };
44424e8bee5SAlison Wang 
4458b4f9afaSStefan Agner /* SCSC */
4468b4f9afaSStefan Agner struct scsc_reg {
4478b4f9afaSStefan Agner 	u32 sirc_ctr;
4488b4f9afaSStefan Agner 	u32 sosc_ctr;
4498b4f9afaSStefan Agner };
4508b4f9afaSStefan Agner 
4511db503c4SSanchayan Maity /* MSCM */
4521db503c4SSanchayan Maity struct mscm {
4531db503c4SSanchayan Maity 	u32 cpxtype;
4541db503c4SSanchayan Maity 	u32 cpxnum;
4551db503c4SSanchayan Maity 	u32 cpxmaster;
4561db503c4SSanchayan Maity 	u32 cpxcount;
4571db503c4SSanchayan Maity 	u32 cpxcfg0;
4581db503c4SSanchayan Maity 	u32 cpxcfg1;
4591db503c4SSanchayan Maity 	u32 cpxcfg2;
4601db503c4SSanchayan Maity 	u32 cpxcfg3;
4611db503c4SSanchayan Maity };
4621db503c4SSanchayan Maity 
46324e8bee5SAlison Wang #endif	/* __ASSEMBLER__*/
46424e8bee5SAlison Wang 
46524e8bee5SAlison Wang #endif	/* __ASM_ARCH_IMX_REGS_H__ */
466