xref: /rk3399_rockchip-uboot/arch/arm/include/asm/arch-rockchip/boot0.h (revision 965eda410b8d28439dc1ba4f76061880d72978fd)
1 /*
2  * Copyright 2017 Theobroma Systems Design und Consulting GmbH
3  *
4  * SPDX-License-Identifier:	GPL-2.0+
5  */
6 
7 /*
8  * Execution starts on the instruction following this 4-byte header
9  * (containing the magic 'RK30', 'RK31', 'RK32' or 'RK33').  This
10  * magic constant will be written into the final image by the rkimage
11  * tool, but we need to reserve space for it here.
12  *
13  * To make life easier for everyone, we build the SPL binary with
14  * space for this 4-byte header already included in the binary.
15  */
16 #ifdef CONFIG_SPL_BUILD
17 	/*
18 	 * We need to add 4 bytes of space for the 'RK33' at the
19 	 * beginning of the executable.	 However, as we want to keep
20 	 * this generic and make it applicable to builds that are like
21 	 * the RK3368 (TPL needs this, SPL doesn't) or the RK3399 (no
22 	 * TPL, but extra space needed in the SPL), we simply insert
23 	 * a branch-to-next-instruction-word with the expectation that
24 	 * the first one may be overwritten, if this is the first stage
25 	 * contained in the final image created with mkimage)...
26 	 */
27 	b 1f	 /* if overwritten, entry-address is at the next word */
28 1:
29 #if CONFIG_IS_ENABLED(ROCKCHIP_EARLYRETURN_TO_BROM)
30 	adr     r3, entry_counter
31 	ldr	r0, [r3]
32 	cmp	r0, #1           /* check if entry_counter == 1 */
33 	beq	reset            /* regular bootup */
34 	add     r0, #1
35 	str	r0, [r3]         /* increment the entry_counter in memory */
36 	mov     r0, #0           /* return 0 to the BROM to signal 'OK' */
37 	bx	lr               /* return control to the BROM */
38 entry_counter:
39 	.word   0
40 #endif
41 	b reset
42 
43 #if defined(CONFIG_ROCKCHIP_RK3399)
44 	.space CONFIG_ROCKCHIP_SPL_RESERVE_IRAM	/* space for the ATF data */
45 #endif
46 
47 #elif defined(CONFIG_ARM64) /* U-Boot for arm64 */
48 	b reset
49 #endif
50 
51 #if !defined(CONFIG_ARM64)
52 	/*
53 	 * For armv7, the addr '_start' will used as vector start address
54 	 * and write to VBAR register, which needs to aligned to 0x20.
55 	 */
56 	.align(5), 0x0
57 _start:
58 	ARM_VECTORS
59 #endif
60