1d60a2099SWang Huan /* 2d60a2099SWang Huan * Copyright 2014 Freescale Semiconductor, Inc. 3d60a2099SWang Huan * 4d60a2099SWang Huan * SPDX-License-Identifier: GPL-2.0+ 5d60a2099SWang Huan */ 6d60a2099SWang Huan 7d60a2099SWang Huan #ifndef __ASM_ARCH_LS102XA_IMMAP_H_ 8d60a2099SWang Huan #define __ASM_ARCH_LS102XA_IMMAP_H_ 9d60a2099SWang Huan 10d60a2099SWang Huan #define SVR_MAJ(svr) (((svr) >> 4) & 0xf) 11d60a2099SWang Huan #define SVR_MIN(svr) (((svr) >> 0) & 0xf) 12d60a2099SWang Huan #define SVR_SOC_VER(svr) (((svr) >> 8) & 0x7ff) 13d60a2099SWang Huan #define IS_E_PROCESSOR(svr) (svr & 0x80000) 140c028a03SShengzhou Liu #define IS_SVR_REV(svr, maj, min) \ 150c028a03SShengzhou Liu ((SVR_MAJ(svr) == maj) && (SVR_MIN(svr) == min)) 16d60a2099SWang Huan 17d60a2099SWang Huan #define SOC_VER_SLS1020 0x00 18d60a2099SWang Huan #define SOC_VER_LS1020 0x10 19d60a2099SWang Huan #define SOC_VER_LS1021 0x11 20d60a2099SWang Huan #define SOC_VER_LS1022 0x12 21d60a2099SWang Huan 22036f3f33SAlison Wang #define SOC_MAJOR_VER_1_0 0x1 23036f3f33SAlison Wang #define SOC_MAJOR_VER_2_0 0x2 24036f3f33SAlison Wang 251a2826f6SXiubo Li #define CCSR_BRR_OFFSET 0xe4 261a2826f6SXiubo Li #define CCSR_SCRATCHRW1_OFFSET 0x200 271a2826f6SXiubo Li 28d60a2099SWang Huan #define RCWSR0_SYS_PLL_RAT_SHIFT 25 29d60a2099SWang Huan #define RCWSR0_SYS_PLL_RAT_MASK 0x1f 30d60a2099SWang Huan #define RCWSR0_MEM_PLL_RAT_SHIFT 16 31d60a2099SWang Huan #define RCWSR0_MEM_PLL_RAT_MASK 0x3f 32d60a2099SWang Huan 33d60a2099SWang Huan #define RCWSR4_SRDS1_PRTCL_SHIFT 24 34d60a2099SWang Huan #define RCWSR4_SRDS1_PRTCL_MASK 0xff000000 35d60a2099SWang Huan 362b714cfaSAlison Wang #define TIMER_COMP_VAL 0xffffffffffffffffull 37d60a2099SWang Huan #define ARCH_TIMER_CTRL_ENABLE (1 << 0) 38d60a2099SWang Huan #define SYS_COUNTER_CTRL_ENABLE (1 << 24) 39d60a2099SWang Huan 408ab967b6SAlison Wang #define DCFG_CCSR_PORSR1_RCW_MASK 0xff800000 418ab967b6SAlison Wang #define DCFG_CCSR_PORSR1_RCW_SRC_I2C 0x24800000 428ab967b6SAlison Wang 438ab967b6SAlison Wang #define DCFG_DCSR_PORCR1 0 448ab967b6SAlison Wang 4560d51736SAlison Wang /* 4660d51736SAlison Wang * Define default values for some CCSR macros to make header files cleaner 4760d51736SAlison Wang * 4860d51736SAlison Wang * To completely disable CCSR relocation in a board header file, define 4960d51736SAlison Wang * CONFIG_SYS_CCSR_DO_NOT_RELOCATE. This will force CONFIG_SYS_CCSRBAR_PHYS 5060d51736SAlison Wang * to a value that is the same as CONFIG_SYS_CCSRBAR. 5160d51736SAlison Wang */ 5260d51736SAlison Wang 5360d51736SAlison Wang #ifdef CONFIG_SYS_CCSRBAR_PHYS 5460d51736SAlison Wang #error "Do not define CONFIG_SYS_CCSRBAR_PHYS directly." 5560d51736SAlison Wang #endif 5660d51736SAlison Wang 5760d51736SAlison Wang #ifdef CONFIG_SYS_CCSR_DO_NOT_RELOCATE 5860d51736SAlison Wang #undef CONFIG_SYS_CCSRBAR_PHYS_HIGH 5960d51736SAlison Wang #undef CONFIG_SYS_CCSRBAR_PHYS_LOW 6060d51736SAlison Wang #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0 6160d51736SAlison Wang #endif 6260d51736SAlison Wang 6360d51736SAlison Wang #ifndef CONFIG_SYS_CCSRBAR 6460d51736SAlison Wang #define CONFIG_SYS_CCSRBAR CONFIG_SYS_IMMR 6560d51736SAlison Wang #endif 6660d51736SAlison Wang 6760d51736SAlison Wang #ifndef CONFIG_SYS_CCSRBAR_PHYS_HIGH 6860d51736SAlison Wang #ifdef CONFIG_PHYS_64BIT 6960d51736SAlison Wang #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0xf 7060d51736SAlison Wang #else 7160d51736SAlison Wang #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0 7260d51736SAlison Wang #endif 7360d51736SAlison Wang #endif 7460d51736SAlison Wang 7560d51736SAlison Wang #ifndef CONFIG_SYS_CCSRBAR_PHYS_LOW 7660d51736SAlison Wang #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_IMMR 7760d51736SAlison Wang #endif 7860d51736SAlison Wang 7960d51736SAlison Wang #define CONFIG_SYS_CCSRBAR_PHYS ((CONFIG_SYS_CCSRBAR_PHYS_HIGH * 1ull) << 32 | \ 8060d51736SAlison Wang CONFIG_SYS_CCSRBAR_PHYS_LOW) 8160d51736SAlison Wang 82d60a2099SWang Huan struct sys_info { 83d60a2099SWang Huan unsigned long freq_processor[CONFIG_MAX_CPUS]; 84d60a2099SWang Huan unsigned long freq_systembus; 85d60a2099SWang Huan unsigned long freq_ddrbus; 86d60a2099SWang Huan unsigned long freq_localbus; 87d60a2099SWang Huan }; 88d60a2099SWang Huan 89d60a2099SWang Huan /* Device Configuration and Pin Control */ 90d60a2099SWang Huan struct ccsr_gur { 91d60a2099SWang Huan u32 porsr1; /* POR status 1 */ 92d60a2099SWang Huan u32 porsr2; /* POR status 2 */ 93d60a2099SWang Huan u8 res_008[0x20-0x8]; 94d60a2099SWang Huan u32 gpporcr1; /* General-purpose POR configuration */ 95d60a2099SWang Huan u32 gpporcr2; 96d60a2099SWang Huan u32 dcfg_fusesr; /* Fuse status register */ 97d60a2099SWang Huan u8 res_02c[0x70-0x2c]; 98d60a2099SWang Huan u32 devdisr; /* Device disable control */ 99d60a2099SWang Huan u32 devdisr2; /* Device disable control 2 */ 100d60a2099SWang Huan u32 devdisr3; /* Device disable control 3 */ 101d60a2099SWang Huan u32 devdisr4; /* Device disable control 4 */ 102d60a2099SWang Huan u32 devdisr5; /* Device disable control 5 */ 103d60a2099SWang Huan u8 res_084[0x94-0x84]; 104d60a2099SWang Huan u32 coredisru; /* uppper portion for support of 64 cores */ 105d60a2099SWang Huan u32 coredisrl; /* lower portion for support of 64 cores */ 106d60a2099SWang Huan u8 res_09c[0xa4-0x9c]; 107d60a2099SWang Huan u32 svr; /* System version */ 108d60a2099SWang Huan u8 res_0a8[0xb0-0xa8]; 109d60a2099SWang Huan u32 rstcr; /* Reset control */ 110d60a2099SWang Huan u32 rstrqpblsr; /* Reset request preboot loader status */ 111d60a2099SWang Huan u8 res_0b8[0xc0-0xb8]; 112d60a2099SWang Huan u32 rstrqmr1; /* Reset request mask */ 113d60a2099SWang Huan u8 res_0c4[0xc8-0xc4]; 114d60a2099SWang Huan u32 rstrqsr1; /* Reset request status */ 115d60a2099SWang Huan u8 res_0cc[0xd4-0xcc]; 116d60a2099SWang Huan u32 rstrqwdtmrl; /* Reset request WDT mask */ 117d60a2099SWang Huan u8 res_0d8[0xdc-0xd8]; 118d60a2099SWang Huan u32 rstrqwdtsrl; /* Reset request WDT status */ 119d60a2099SWang Huan u8 res_0e0[0xe4-0xe0]; 120d60a2099SWang Huan u32 brrl; /* Boot release */ 121d60a2099SWang Huan u8 res_0e8[0x100-0xe8]; 122d60a2099SWang Huan u32 rcwsr[16]; /* Reset control word status */ 1230a6b2714SAneesh Bansal #define RCW_SB_EN_REG_INDEX 7 1240a6b2714SAneesh Bansal #define RCW_SB_EN_MASK 0x00200000 125d60a2099SWang Huan u8 res_140[0x200-0x140]; 126d60a2099SWang Huan u32 scratchrw[4]; /* Scratch Read/Write */ 127d60a2099SWang Huan u8 res_210[0x300-0x210]; 128d60a2099SWang Huan u32 scratchw1r[4]; /* Scratch Read (Write once) */ 129d60a2099SWang Huan u8 res_310[0x400-0x310]; 130d60a2099SWang Huan u32 crstsr; 131d60a2099SWang Huan u8 res_404[0x550-0x404]; 132d60a2099SWang Huan u32 sataliodnr; 133d60a2099SWang Huan u8 res_554[0x604-0x554]; 134d60a2099SWang Huan u32 pamubypenr; 135d60a2099SWang Huan u32 dmacr1; 136d60a2099SWang Huan u8 res_60c[0x740-0x60c]; /* add more registers when needed */ 137d60a2099SWang Huan u32 tp_ityp[64]; /* Topology Initiator Type Register */ 138d60a2099SWang Huan struct { 139d60a2099SWang Huan u32 upper; 140d60a2099SWang Huan u32 lower; 141d60a2099SWang Huan } tp_cluster[1]; /* Core Cluster n Topology Register */ 142d60a2099SWang Huan u8 res_848[0xe60-0x848]; 143d60a2099SWang Huan u32 ddrclkdr; 144d60a2099SWang Huan u8 res_e60[0xe68-0xe64]; 145d60a2099SWang Huan u32 ifcclkdr; 146d60a2099SWang Huan u8 res_e68[0xe80-0xe6c]; 147d60a2099SWang Huan u32 sdhcpcr; 148d60a2099SWang Huan }; 149d60a2099SWang Huan 150ebe4c1e6SClaudiu Manoil #define SCFG_ETSECDMAMCR_LE_BD_FR 0x00000c00 1515757e06cShoria.geanta@freescale.com #define SCFG_SNPCNFGCR_SEC_RD_WR 0xc0000000 152d60a2099SWang Huan #define SCFG_ETSECCMCR_GE2_CLK125 0x04000000 1530f5e5579SAlison Wang #define SCFG_ETSECCMCR_GE0_CLK125 0x00000000 1540f5e5579SAlison Wang #define SCFG_ETSECCMCR_GE1_CLK125 0x08000000 155d60a2099SWang Huan #define SCFG_PIXCLKCR_PXCKEN 0x80000000 156d612f0abSAlison Wang #define SCFG_QSPI_CLKSEL 0xc0100000 157762b3535SYao Yuan #define SCFG_SNPCNFGCR_SEC_RD_WR 0xc0000000 158762b3535SYao Yuan #define SCFG_SNPCNFGCR_DCU_RD_WR 0x03000000 159762b3535SYao Yuan #define SCFG_SNPCNFGCR_SATA_RD_WR 0x00c00000 160762b3535SYao Yuan #define SCFG_SNPCNFGCR_USB3_RD_WR 0x00300000 161762b3535SYao Yuan #define SCFG_SNPCNFGCR_DBG_RD_WR 0x000c0000 162762b3535SYao Yuan #define SCFG_SNPCNFGCR_EDMA_SNP 0x00020000 16388c857dfSAlison Wang #define SCFG_ENDIANCR_LE 0x80000000 164*349cfc97SHongbo Zhang #define SCFG_DPSLPCR_WDRR_EN 0x00000001 165*349cfc97SHongbo Zhang #define SCFG_PMCINTECR_LPUART 0x40000000 166*349cfc97SHongbo Zhang #define SCFG_PMCINTECR_FTM 0x20000000 167*349cfc97SHongbo Zhang #define SCFG_PMCINTECR_GPIO 0x10000000 168*349cfc97SHongbo Zhang #define SCFG_PMCINTECR_IRQ0 0x08000000 169*349cfc97SHongbo Zhang #define SCFG_PMCINTECR_IRQ1 0x04000000 170*349cfc97SHongbo Zhang #define SCFG_PMCINTECR_ETSECRXG0 0x00800000 171*349cfc97SHongbo Zhang #define SCFG_PMCINTECR_ETSECRXG1 0x00400000 172*349cfc97SHongbo Zhang #define SCFG_PMCINTECR_ETSECERRG0 0x00080000 173*349cfc97SHongbo Zhang #define SCFG_PMCINTECR_ETSECERRG1 0x00040000 174*349cfc97SHongbo Zhang #define SCFG_CLUSTERPMCR_WFIL2EN 0x80000000 175d60a2099SWang Huan 176d60a2099SWang Huan /* Supplemental Configuration Unit */ 177d60a2099SWang Huan struct ccsr_scfg { 178d60a2099SWang Huan u32 dpslpcr; 179d60a2099SWang Huan u32 resv0[2]; 180d60a2099SWang Huan u32 etsecclkdpslpcr; 181d60a2099SWang Huan u32 resv1[5]; 182d60a2099SWang Huan u32 fuseovrdcr; 183d60a2099SWang Huan u32 pixclkcr; 184d60a2099SWang Huan u32 resv2[5]; 185d60a2099SWang Huan u32 spimsicr; 186d60a2099SWang Huan u32 resv3[6]; 187d60a2099SWang Huan u32 pex1pmwrcr; 188d60a2099SWang Huan u32 pex1pmrdsr; 189d60a2099SWang Huan u32 resv4[3]; 190d60a2099SWang Huan u32 usb3prm1cr; 191d60a2099SWang Huan u32 usb4prm2cr; 192d60a2099SWang Huan u32 pex1rdmsgpldlsbsr; 193d60a2099SWang Huan u32 pex1rdmsgpldmsbsr; 194d60a2099SWang Huan u32 pex2rdmsgpldlsbsr; 195d60a2099SWang Huan u32 pex2rdmsgpldmsbsr; 196d60a2099SWang Huan u32 pex1rdmmsgrqsr; 197d60a2099SWang Huan u32 pex2rdmmsgrqsr; 198d60a2099SWang Huan u32 spimsiclrcr; 199ec245fd7SMinghuan Lian u32 pexmscportsr[2]; 200d60a2099SWang Huan u32 pex2pmwrcr; 201d60a2099SWang Huan u32 resv5[24]; 202d60a2099SWang Huan u32 mac1_streamid; 203d60a2099SWang Huan u32 mac2_streamid; 204d60a2099SWang Huan u32 mac3_streamid; 205d60a2099SWang Huan u32 pex1_streamid; 206d60a2099SWang Huan u32 pex2_streamid; 207d60a2099SWang Huan u32 dma_streamid; 208d60a2099SWang Huan u32 sata_streamid; 209d60a2099SWang Huan u32 usb3_streamid; 210d60a2099SWang Huan u32 qe_streamid; 211d60a2099SWang Huan u32 sdhc_streamid; 212d60a2099SWang Huan u32 adma_streamid; 213d60a2099SWang Huan u32 letechsftrstcr; 214d60a2099SWang Huan u32 core0_sft_rst; 215d60a2099SWang Huan u32 core1_sft_rst; 216d60a2099SWang Huan u32 resv6[1]; 217d60a2099SWang Huan u32 usb_hi_addr; 218d60a2099SWang Huan u32 etsecclkadjcr; 219d60a2099SWang Huan u32 sai_clk; 220d60a2099SWang Huan u32 resv7[1]; 221d60a2099SWang Huan u32 dcu_streamid; 222d60a2099SWang Huan u32 usb2_streamid; 223d60a2099SWang Huan u32 ftm_reset; 224d60a2099SWang Huan u32 altcbar; 225d60a2099SWang Huan u32 qspi_cfg; 226d60a2099SWang Huan u32 pmcintecr; 227d60a2099SWang Huan u32 pmcintlecr; 228d60a2099SWang Huan u32 pmcintsr; 229d60a2099SWang Huan u32 qos1; 230d60a2099SWang Huan u32 qos2; 231d60a2099SWang Huan u32 qos3; 232d60a2099SWang Huan u32 cci_cfg; 23388c857dfSAlison Wang u32 endiancr; 234d60a2099SWang Huan u32 etsecdmamcr; 235d60a2099SWang Huan u32 usb3prm3cr; 236d60a2099SWang Huan u32 resv9[1]; 237d60a2099SWang Huan u32 debug_streamid; 238d60a2099SWang Huan u32 resv10[5]; 239d60a2099SWang Huan u32 snpcnfgcr; 240*349cfc97SHongbo Zhang u32 hrstcr; 241d60a2099SWang Huan u32 intpcr; 242d60a2099SWang Huan u32 resv12[20]; 243d60a2099SWang Huan u32 scfgrevcr; 244d60a2099SWang Huan u32 coresrencr; 245d60a2099SWang Huan u32 pex2pmrdsr; 2466c4a1ebaSYao Yuan u32 eddrtqcfg; 247d60a2099SWang Huan u32 ddrc2cr; 248d60a2099SWang Huan u32 ddrc3cr; 249d60a2099SWang Huan u32 ddrc4cr; 250d60a2099SWang Huan u32 ddrgcr; 251d60a2099SWang Huan u32 resv13[120]; 252d60a2099SWang Huan u32 qeioclkcr; 253d60a2099SWang Huan u32 etsecmcr; 254d60a2099SWang Huan u32 sdhciovserlcr; 255d60a2099SWang Huan u32 resv14[61]; 256d8222dbeSTang Yuantian u32 sparecr[8]; 257*349cfc97SHongbo Zhang u32 resv15[248]; 258*349cfc97SHongbo Zhang u32 core0sftrstsr; 259*349cfc97SHongbo Zhang u32 clusterpmcr; 260d60a2099SWang Huan }; 261d60a2099SWang Huan 262d60a2099SWang Huan /* Clocking */ 263d60a2099SWang Huan struct ccsr_clk { 264d60a2099SWang Huan struct { 265d60a2099SWang Huan u32 clkcncsr; /* core cluster n clock control status */ 266d60a2099SWang Huan u8 res_004[0x1c]; 267d60a2099SWang Huan } clkcsr[2]; 268d60a2099SWang Huan u8 res_040[0x7c0]; /* 0x100 */ 269d60a2099SWang Huan struct { 270d60a2099SWang Huan u32 pllcngsr; 271d60a2099SWang Huan u8 res_804[0x1c]; 272d60a2099SWang Huan } pllcgsr[2]; 273d60a2099SWang Huan u8 res_840[0x1c0]; 274d60a2099SWang Huan u32 clkpcsr; /* 0xa00 Platform clock domain control/status */ 275d60a2099SWang Huan u8 res_a04[0x1fc]; 276d60a2099SWang Huan u32 pllpgsr; /* 0xc00 Platform PLL General Status */ 277d60a2099SWang Huan u8 res_c04[0x1c]; 278d60a2099SWang Huan u32 plldgsr; /* 0xc20 DDR PLL General Status */ 279d60a2099SWang Huan u8 res_c24[0x3dc]; 280d60a2099SWang Huan }; 281d60a2099SWang Huan 282d60a2099SWang Huan /* System Counter */ 283d60a2099SWang Huan struct sctr_regs { 284d60a2099SWang Huan u32 cntcr; 285d60a2099SWang Huan u32 cntsr; 286d60a2099SWang Huan u32 cntcv1; 287d60a2099SWang Huan u32 cntcv2; 288d60a2099SWang Huan u32 resv1[4]; 289d60a2099SWang Huan u32 cntfid0; 290d60a2099SWang Huan u32 cntfid1; 291d60a2099SWang Huan u32 resv2[1002]; 292d60a2099SWang Huan u32 counterid[12]; 293d60a2099SWang Huan }; 294d60a2099SWang Huan 295d60a2099SWang Huan #define MAX_SERDES 1 296d60a2099SWang Huan #define SRDS_MAX_LANES 4 297d60a2099SWang Huan #define SRDS_MAX_BANK 2 298d60a2099SWang Huan 299d60a2099SWang Huan #define SRDS_RSTCTL_RST 0x80000000 300d60a2099SWang Huan #define SRDS_RSTCTL_RSTDONE 0x40000000 301d60a2099SWang Huan #define SRDS_RSTCTL_RSTERR 0x20000000 302d60a2099SWang Huan #define SRDS_RSTCTL_SWRST 0x10000000 303d60a2099SWang Huan #define SRDS_RSTCTL_SDEN 0x00000020 304d60a2099SWang Huan #define SRDS_RSTCTL_SDRST_B 0x00000040 305d60a2099SWang Huan #define SRDS_RSTCTL_PLLRST_B 0x00000080 306d60a2099SWang Huan #define SRDS_PLLCR0_POFF 0x80000000 307d60a2099SWang Huan #define SRDS_PLLCR0_RFCK_SEL_MASK 0x70000000 308d60a2099SWang Huan #define SRDS_PLLCR0_RFCK_SEL_100 0x00000000 309d60a2099SWang Huan #define SRDS_PLLCR0_RFCK_SEL_125 0x10000000 310d60a2099SWang Huan #define SRDS_PLLCR0_RFCK_SEL_156_25 0x20000000 311d60a2099SWang Huan #define SRDS_PLLCR0_RFCK_SEL_150 0x30000000 312d60a2099SWang Huan #define SRDS_PLLCR0_RFCK_SEL_161_13 0x40000000 313d60a2099SWang Huan #define SRDS_PLLCR0_RFCK_SEL_122_88 0x50000000 314d60a2099SWang Huan #define SRDS_PLLCR0_PLL_LCK 0x00800000 315d60a2099SWang Huan #define SRDS_PLLCR0_FRATE_SEL_MASK 0x000f0000 316d60a2099SWang Huan #define SRDS_PLLCR0_FRATE_SEL_5 0x00000000 317d60a2099SWang Huan #define SRDS_PLLCR0_FRATE_SEL_3_75 0x00050000 318d60a2099SWang Huan #define SRDS_PLLCR0_FRATE_SEL_5_15 0x00060000 319d60a2099SWang Huan #define SRDS_PLLCR0_FRATE_SEL_4 0x00070000 320d60a2099SWang Huan #define SRDS_PLLCR0_FRATE_SEL_3_12 0x00090000 321d60a2099SWang Huan #define SRDS_PLLCR0_FRATE_SEL_3 0x000a0000 322d60a2099SWang Huan #define SRDS_PLLCR1_PLL_BWSEL 0x08000000 323d60a2099SWang Huan 324d60a2099SWang Huan struct ccsr_serdes { 325d60a2099SWang Huan struct { 326d60a2099SWang Huan u32 rstctl; /* Reset Control Register */ 327d60a2099SWang Huan 328d60a2099SWang Huan u32 pllcr0; /* PLL Control Register 0 */ 329d60a2099SWang Huan 330d60a2099SWang Huan u32 pllcr1; /* PLL Control Register 1 */ 331d60a2099SWang Huan u32 res_0c; /* 0x00c */ 332d60a2099SWang Huan u32 pllcr3; 333d60a2099SWang Huan u32 pllcr4; 334d60a2099SWang Huan u8 res_18[0x20-0x18]; 335d60a2099SWang Huan } bank[2]; 336d60a2099SWang Huan u8 res_40[0x90-0x40]; 337d60a2099SWang Huan u32 srdstcalcr; /* 0x90 TX Calibration Control */ 338d60a2099SWang Huan u8 res_94[0xa0-0x94]; 339d60a2099SWang Huan u32 srdsrcalcr; /* 0xa0 RX Calibration Control */ 340d60a2099SWang Huan u8 res_a4[0xb0-0xa4]; 341d60a2099SWang Huan u32 srdsgr0; /* 0xb0 General Register 0 */ 342d60a2099SWang Huan u8 res_b4[0xe0-0xb4]; 343d60a2099SWang Huan u32 srdspccr0; /* 0xe0 Protocol Converter Config 0 */ 344d60a2099SWang Huan u32 srdspccr1; /* 0xe4 Protocol Converter Config 1 */ 345d60a2099SWang Huan u32 srdspccr2; /* 0xe8 Protocol Converter Config 2 */ 346d60a2099SWang Huan u32 srdspccr3; /* 0xec Protocol Converter Config 3 */ 347d60a2099SWang Huan u32 srdspccr4; /* 0xf0 Protocol Converter Config 4 */ 348d60a2099SWang Huan u8 res_f4[0x100-0xf4]; 349d60a2099SWang Huan struct { 350d60a2099SWang Huan u32 lnpssr; /* 0x100, 0x120, ..., 0x1e0 */ 351d60a2099SWang Huan u8 res_104[0x120-0x104]; 352d60a2099SWang Huan } srdslnpssr[4]; 353d60a2099SWang Huan u8 res_180[0x300-0x180]; 354d60a2099SWang Huan u32 srdspexeqcr; 355d60a2099SWang Huan u32 srdspexeqpcr[11]; 356d60a2099SWang Huan u8 res_330[0x400-0x330]; 357d60a2099SWang Huan u32 srdspexapcr; 358d60a2099SWang Huan u8 res_404[0x440-0x404]; 359d60a2099SWang Huan u32 srdspexbpcr; 360d60a2099SWang Huan u8 res_444[0x800-0x444]; 361d60a2099SWang Huan struct { 362d60a2099SWang Huan u32 gcr0; /* 0x800 General Control Register 0 */ 363d60a2099SWang Huan u32 gcr1; /* 0x804 General Control Register 1 */ 364d60a2099SWang Huan u32 gcr2; /* 0x808 General Control Register 2 */ 365d60a2099SWang Huan u32 sscr0; 366d60a2099SWang Huan u32 recr0; /* 0x810 Receive Equalization Control */ 367d60a2099SWang Huan u32 recr1; 368d60a2099SWang Huan u32 tecr0; /* 0x818 Transmit Equalization Control */ 369d60a2099SWang Huan u32 sscr1; 370d60a2099SWang Huan u32 ttlcr0; /* 0x820 Transition Tracking Loop Ctrl 0 */ 371d60a2099SWang Huan u8 res_824[0x83c-0x824]; 372d60a2099SWang Huan u32 tcsr3; 373d60a2099SWang Huan } lane[4]; /* Lane A, B, C, D, E, F, G, H */ 374d60a2099SWang Huan u8 res_a00[0x1000-0xa00]; /* from 0xa00 to 0xfff */ 375d60a2099SWang Huan }; 376d60a2099SWang Huan 377d60a2099SWang Huan #define CCI400_CTRLORD_TERM_BARRIER 0x00000008 378d60a2099SWang Huan #define CCI400_CTRLORD_EN_BARRIER 0 379644bc7ecSJason Jin #define CCI400_SHAORD_NON_SHAREABLE 0x00000002 3807df50fd3SAlison Wang #define CCI400_DVM_MESSAGE_REQ_EN 0x00000002 3817df50fd3SAlison Wang #define CCI400_SNOOP_REQ_EN 0x00000001 382d60a2099SWang Huan 383d60a2099SWang Huan /* CCI-400 registers */ 384d60a2099SWang Huan struct ccsr_cci400 { 385d60a2099SWang Huan u32 ctrl_ord; /* Control Override */ 386d60a2099SWang Huan u32 spec_ctrl; /* Speculation Control */ 387d60a2099SWang Huan u32 secure_access; /* Secure Access */ 388d60a2099SWang Huan u32 status; /* Status */ 389d60a2099SWang Huan u32 impr_err; /* Imprecise Error */ 390d60a2099SWang Huan u8 res_14[0x100 - 0x14]; 391d60a2099SWang Huan u32 pmcr; /* Performance Monitor Control */ 392d60a2099SWang Huan u8 res_104[0xfd0 - 0x104]; 393d60a2099SWang Huan u32 pid[8]; /* Peripheral ID */ 394d60a2099SWang Huan u32 cid[4]; /* Component ID */ 395d60a2099SWang Huan struct { 396d60a2099SWang Huan u32 snoop_ctrl; /* Snoop Control */ 397d60a2099SWang Huan u32 sha_ord; /* Shareable Override */ 398d60a2099SWang Huan u8 res_1008[0x1100 - 0x1008]; 399d60a2099SWang Huan u32 rc_qos_ord; /* read channel QoS Value Override */ 400d60a2099SWang Huan u32 wc_qos_ord; /* read channel QoS Value Override */ 401d60a2099SWang Huan u8 res_1108[0x110c - 0x1108]; 402d60a2099SWang Huan u32 qos_ctrl; /* QoS Control */ 403d60a2099SWang Huan u32 max_ot; /* Max OT */ 404d60a2099SWang Huan u8 res_1114[0x1130 - 0x1114]; 405d60a2099SWang Huan u32 target_lat; /* Target Latency */ 406d60a2099SWang Huan u32 latency_regu; /* Latency Regulation */ 407d60a2099SWang Huan u32 qos_range; /* QoS Range */ 408d60a2099SWang Huan u8 res_113c[0x2000 - 0x113c]; 409d60a2099SWang Huan } slave[5]; /* Slave Interface */ 410d60a2099SWang Huan u8 res_6000[0x9004 - 0x6000]; 411d60a2099SWang Huan u32 cycle_counter; /* Cycle counter */ 412d60a2099SWang Huan u32 count_ctrl; /* Count Control */ 413d60a2099SWang Huan u32 overflow_status; /* Overflow Flag Status */ 414d60a2099SWang Huan u8 res_9010[0xa000 - 0x9010]; 415d60a2099SWang Huan struct { 416d60a2099SWang Huan u32 event_select; /* Event Select */ 417d60a2099SWang Huan u32 event_count; /* Event Count */ 418d60a2099SWang Huan u32 counter_ctrl; /* Counter Control */ 419d60a2099SWang Huan u32 overflow_status; /* Overflow Flag Status */ 420d60a2099SWang Huan u8 res_a010[0xb000 - 0xa010]; 421d60a2099SWang Huan } pcounter[4]; /* Performance Counter */ 422d60a2099SWang Huan u8 res_e004[0x10000 - 0xe004]; 423d60a2099SWang Huan }; 424d09e401bSRamneek Mehresh 4254632ad77Stang yuantian /* AHCI (sata) register map */ 4264632ad77Stang yuantian struct ccsr_ahci { 4274632ad77Stang yuantian u32 res1[0xa4/4]; /* 0x0 - 0xa4 */ 4284632ad77Stang yuantian u32 pcfg; /* port config */ 4294632ad77Stang yuantian u32 ppcfg; /* port phy1 config */ 4304632ad77Stang yuantian u32 pp2c; /* port phy2 config */ 4314632ad77Stang yuantian u32 pp3c; /* port phy3 config */ 4324632ad77Stang yuantian u32 pp4c; /* port phy4 config */ 4334632ad77Stang yuantian u32 pp5c; /* port phy5 config */ 4344632ad77Stang yuantian u32 paxic; /* port AXI config */ 4354632ad77Stang yuantian u32 axicc; /* AXI cache control */ 4364632ad77Stang yuantian u32 axipc; /* AXI PROT control */ 4374632ad77Stang yuantian u32 ptc; /* port Trans Config */ 4384632ad77Stang yuantian u32 pts; /* port Trans Status */ 4394632ad77Stang yuantian u32 plc; /* port link config */ 4404632ad77Stang yuantian u32 plc1; /* port link config1 */ 4414632ad77Stang yuantian u32 plc2; /* port link config2 */ 4424632ad77Stang yuantian u32 pls; /* port link status */ 4434632ad77Stang yuantian u32 pls1; /* port link status1 */ 4444632ad77Stang yuantian u32 pcmdc; /* port CMD config */ 4454632ad77Stang yuantian u32 ppcs; /* port phy control status */ 4464632ad77Stang yuantian u32 pberr; /* port 0/1 BIST error */ 4474632ad77Stang yuantian u32 cmds; /* port 0/1 CMD status error */ 4484632ad77Stang yuantian }; 4490c028a03SShengzhou Liu 450*349cfc97SHongbo Zhang #define RCPM_POWMGTCSR 0x130 451*349cfc97SHongbo Zhang #define RCPM_POWMGTCSR_SERDES_PW 0x80000000 452*349cfc97SHongbo Zhang #define RCPM_POWMGTCSR_LPM20_REQ 0x00100000 453*349cfc97SHongbo Zhang #define RCPM_POWMGTCSR_LPM20_ST 0x00000200 454*349cfc97SHongbo Zhang #define RCPM_POWMGTCSR_P_LPM20_ST 0x00000100 455*349cfc97SHongbo Zhang #define RCPM_IPPDEXPCR0 0x140 456*349cfc97SHongbo Zhang #define RCPM_IPPDEXPCR0_ETSEC 0x80000000 457*349cfc97SHongbo Zhang #define RCPM_IPPDEXPCR0_GPIO 0x00000040 458*349cfc97SHongbo Zhang #define RCPM_IPPDEXPCR1 0x144 459*349cfc97SHongbo Zhang #define RCPM_IPPDEXPCR1_LPUART 0x40000000 460*349cfc97SHongbo Zhang #define RCPM_IPPDEXPCR1_FLEXTIMER 0x20000000 461*349cfc97SHongbo Zhang #define RCPM_IPPDEXPCR1_OCRAM1 0x10000000 462*349cfc97SHongbo Zhang #define RCPM_NFIQOUTR 0x15c 463*349cfc97SHongbo Zhang #define RCPM_NIRQOUTR 0x16c 464*349cfc97SHongbo Zhang #define RCPM_DSIMSKR 0x18c 465*349cfc97SHongbo Zhang #define RCPM_CLPCL10SETR 0x1c4 466*349cfc97SHongbo Zhang #define RCPM_CLPCL10SETR_C0 0x00000001 467*349cfc97SHongbo Zhang 468*349cfc97SHongbo Zhang struct ccsr_rcpm { 469*349cfc97SHongbo Zhang u8 rev1[0x4c]; 470*349cfc97SHongbo Zhang u32 twaitsr; 471*349cfc97SHongbo Zhang u8 rev2[0xe0]; 472*349cfc97SHongbo Zhang u32 powmgtcsr; 473*349cfc97SHongbo Zhang u8 rev3[0xc]; 474*349cfc97SHongbo Zhang u32 ippdexpcr0; 475*349cfc97SHongbo Zhang u32 ippdexpcr1; 476*349cfc97SHongbo Zhang u8 rev4[0x14]; 477*349cfc97SHongbo Zhang u32 nfiqoutr; 478*349cfc97SHongbo Zhang u8 rev5[0xc]; 479*349cfc97SHongbo Zhang u32 nirqoutr; 480*349cfc97SHongbo Zhang u8 rev6[0x1c]; 481*349cfc97SHongbo Zhang u32 dsimskr; 482*349cfc97SHongbo Zhang u8 rev7[0x34]; 483*349cfc97SHongbo Zhang u32 clpcl10setr; 484*349cfc97SHongbo Zhang }; 485*349cfc97SHongbo Zhang 4860c028a03SShengzhou Liu uint get_svr(void); 4870c028a03SShengzhou Liu 488d60a2099SWang Huan #endif /* __ASM_ARCH_LS102XA_IMMAP_H_ */ 489