18281c58fSMingkai Hu /* 28281c58fSMingkai Hu * Copyright 2013-2015 Freescale Semiconductor, Inc. 38281c58fSMingkai Hu * 48281c58fSMingkai Hu * SPDX-License-Identifier: GPL-2.0+ 58281c58fSMingkai Hu */ 68281c58fSMingkai Hu 78281c58fSMingkai Hu #ifndef __ARCH_FSL_LSCH2_IMMAP_H__ 88281c58fSMingkai Hu #define __ARCH_FSL_LSCH2_IMMAP_H__ 98281c58fSMingkai Hu 108281c58fSMingkai Hu #include <fsl_immap.h> 118281c58fSMingkai Hu 128281c58fSMingkai Hu #define CONFIG_SYS_IMMR 0x01000000 138281c58fSMingkai Hu #define CONFIG_SYS_DCSRBAR 0x20000000 142949ae52SMingkai Hu #define CONFIG_SYS_DCSR_DCFG_ADDR (CONFIG_SYS_DCSRBAR + 0x00140000) 150d6faf2bSMingkai Hu #define CONFIG_SYS_DCSR_COP_CCP_ADDR (CONFIG_SYS_DCSRBAR + 0x02008040) 168281c58fSMingkai Hu 178281c58fSMingkai Hu #define CONFIG_SYS_FSL_DDR_ADDR (CONFIG_SYS_IMMR + 0x00080000) 188281c58fSMingkai Hu #define CONFIG_SYS_CCI400_ADDR (CONFIG_SYS_IMMR + 0x00180000) 198281c58fSMingkai Hu #define CONFIG_SYS_GIC400_ADDR (CONFIG_SYS_IMMR + 0x00400000) 208281c58fSMingkai Hu #define CONFIG_SYS_IFC_ADDR (CONFIG_SYS_IMMR + 0x00530000) 21dd2ad2f1SYuan Yao #define SYS_FSL_QSPI_ADDR (CONFIG_SYS_IMMR + 0x00550000) 228281c58fSMingkai Hu #define CONFIG_SYS_FSL_ESDHC_ADDR (CONFIG_SYS_IMMR + 0x00560000) 238281c58fSMingkai Hu #define CONFIG_SYS_FSL_CSU_ADDR (CONFIG_SYS_IMMR + 0x00510000) 248281c58fSMingkai Hu #define CONFIG_SYS_FSL_GUTS_ADDR (CONFIG_SYS_IMMR + 0x00ee0000) 258281c58fSMingkai Hu #define CONFIG_SYS_FSL_RST_ADDR (CONFIG_SYS_IMMR + 0x00ee00b0) 268281c58fSMingkai Hu #define CONFIG_SYS_FSL_SCFG_ADDR (CONFIG_SYS_IMMR + 0x00570000) 278281c58fSMingkai Hu #define CONFIG_SYS_FSL_FMAN_ADDR (CONFIG_SYS_IMMR + 0x00a00000) 288281c58fSMingkai Hu #define CONFIG_SYS_FSL_SERDES_ADDR (CONFIG_SYS_IMMR + 0x00ea0000) 298281c58fSMingkai Hu #define CONFIG_SYS_FSL_DCFG_ADDR (CONFIG_SYS_IMMR + 0x00ee0000) 308281c58fSMingkai Hu #define CONFIG_SYS_FSL_CLK_ADDR (CONFIG_SYS_IMMR + 0x00ee1000) 318281c58fSMingkai Hu #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x011c0500) 328281c58fSMingkai Hu #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x011c0600) 338281c58fSMingkai Hu #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_IMMR + 0x011d0500) 348281c58fSMingkai Hu #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_IMMR + 0x011d0600) 359729dc95SRajesh Bhagat #define CONFIG_SYS_XHCI_USB1_ADDR (CONFIG_SYS_IMMR + 0x01f00000) 369729dc95SRajesh Bhagat #define CONFIG_SYS_XHCI_USB2_ADDR (CONFIG_SYS_IMMR + 0x02000000) 379729dc95SRajesh Bhagat #define CONFIG_SYS_XHCI_USB3_ADDR (CONFIG_SYS_IMMR + 0x02100000) 38*a8ecb39eSRajesh Bhagat #define CONFIG_SYS_EHCI_USB1_ADDR (CONFIG_SYS_IMMR + 0x07600000) 398281c58fSMingkai Hu #define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_IMMR + 0x2400000) 408281c58fSMingkai Hu #define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_IMMR + 0x2500000) 418281c58fSMingkai Hu #define CONFIG_SYS_PCIE3_ADDR (CONFIG_SYS_IMMR + 0x2600000) 429711f528SAneesh Bansal #define CONFIG_SYS_SEC_MON_ADDR (CONFIG_SYS_IMMR + 0xe90000) 438281c58fSMingkai Hu #define CONFIG_SYS_SFP_ADDR (CONFIG_SYS_IMMR + 0xe80200) 448281c58fSMingkai Hu 458281c58fSMingkai Hu #define CONFIG_SYS_FSL_TIMER_ADDR 0x02b00000 468281c58fSMingkai Hu 478281c58fSMingkai Hu #define I2C1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01180000) 488281c58fSMingkai Hu #define I2C2_BASE_ADDR (CONFIG_SYS_IMMR + 0x01190000) 498281c58fSMingkai Hu #define I2C3_BASE_ADDR (CONFIG_SYS_IMMR + 0x011a0000) 508281c58fSMingkai Hu #define I2C4_BASE_ADDR (CONFIG_SYS_IMMR + 0x011b0000) 518281c58fSMingkai Hu 528281c58fSMingkai Hu #define WDOG1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01ad0000) 538281c58fSMingkai Hu 548281c58fSMingkai Hu #define QSPI0_BASE_ADDR (CONFIG_SYS_IMMR + 0x00550000) 558281c58fSMingkai Hu #define DSPI1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01100000) 568281c58fSMingkai Hu 578281c58fSMingkai Hu #define LPUART_BASE (CONFIG_SYS_IMMR + 0x01950000) 588281c58fSMingkai Hu 598281c58fSMingkai Hu #define AHCI_BASE_ADDR (CONFIG_SYS_IMMR + 0x02200000) 608281c58fSMingkai Hu 618281c58fSMingkai Hu #define CONFIG_SYS_PCIE1_PHYS_ADDR 0x4000000000ULL 628281c58fSMingkai Hu #define CONFIG_SYS_PCIE2_PHYS_ADDR 0x4800000000ULL 638281c58fSMingkai Hu #define CONFIG_SYS_PCIE3_PHYS_ADDR 0x5000000000ULL 64af523a0dSMingkai Hu /* LUT registers */ 659533acf3SYork Sun #ifdef CONFIG_ARCH_LS1012A 66b7f2bbffSPrabhakar Kushwaha #define PCIE_LUT_BASE 0xC0000 67b7f2bbffSPrabhakar Kushwaha #else 68af523a0dSMingkai Hu #define PCIE_LUT_BASE 0x10000 69b7f2bbffSPrabhakar Kushwaha #endif 70af523a0dSMingkai Hu #define PCIE_LUT_LCTRL0 0x7F8 71af523a0dSMingkai Hu #define PCIE_LUT_DBG 0x7FC 728281c58fSMingkai Hu 738281c58fSMingkai Hu /* TZ Address Space Controller Definitions */ 748281c58fSMingkai Hu #define TZASC1_BASE 0x01100000 /* as per CCSR map. */ 758281c58fSMingkai Hu #define TZASC2_BASE 0x01110000 /* as per CCSR map. */ 768281c58fSMingkai Hu #define TZASC3_BASE 0x01120000 /* as per CCSR map. */ 778281c58fSMingkai Hu #define TZASC4_BASE 0x01130000 /* as per CCSR map. */ 788281c58fSMingkai Hu #define TZASC_BUILD_CONFIG_REG(x) ((TZASC1_BASE + (x * 0x10000))) 798281c58fSMingkai Hu #define TZASC_ACTION_REG(x) ((TZASC1_BASE + (x * 0x10000)) + 0x004) 808281c58fSMingkai Hu #define TZASC_GATE_KEEPER(x) ((TZASC1_BASE + (x * 0x10000)) + 0x008) 818281c58fSMingkai Hu #define TZASC_REGION_BASE_LOW_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x100) 828281c58fSMingkai Hu #define TZASC_REGION_BASE_HIGH_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x104) 838281c58fSMingkai Hu #define TZASC_REGION_TOP_LOW_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x108) 848281c58fSMingkai Hu #define TZASC_REGION_TOP_HIGH_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x10C) 858281c58fSMingkai Hu #define TZASC_REGION_ATTRIBUTES_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x110) 868281c58fSMingkai Hu #define TZASC_REGION_ID_ACCESS_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x114) 878281c58fSMingkai Hu 888281c58fSMingkai Hu #define TP_ITYP_AV 0x00000001 /* Initiator available */ 898281c58fSMingkai Hu #define TP_ITYP_TYPE(x) (((x) & 0x6) >> 1) /* Initiator Type */ 908281c58fSMingkai Hu #define TP_ITYP_TYPE_ARM 0x0 918281c58fSMingkai Hu #define TP_ITYP_TYPE_PPC 0x1 /* PowerPC */ 928281c58fSMingkai Hu #define TP_ITYP_TYPE_OTHER 0x2 /* StarCore DSP */ 938281c58fSMingkai Hu #define TP_ITYP_TYPE_HA 0x3 /* HW Accelerator */ 948281c58fSMingkai Hu #define TP_ITYP_THDS(x) (((x) & 0x18) >> 3) /* # threads */ 958281c58fSMingkai Hu #define TP_ITYP_VER(x) (((x) & 0xe0) >> 5) /* Initiator Version */ 968281c58fSMingkai Hu #define TY_ITYP_VER_A7 0x1 978281c58fSMingkai Hu #define TY_ITYP_VER_A53 0x2 988281c58fSMingkai Hu #define TY_ITYP_VER_A57 0x3 9979119a4dSAlison Wang #define TY_ITYP_VER_A72 0x4 1008281c58fSMingkai Hu 1018281c58fSMingkai Hu #define TP_CLUSTER_EOC 0xc0000000 /* end of clusters */ 1028281c58fSMingkai Hu #define TP_CLUSTER_INIT_MASK 0x0000003f /* initiator mask */ 1038281c58fSMingkai Hu #define TP_INIT_PER_CLUSTER 4 1048281c58fSMingkai Hu 1058281c58fSMingkai Hu /* 1068281c58fSMingkai Hu * Define default values for some CCSR macros to make header files cleaner* 1078281c58fSMingkai Hu * 1088281c58fSMingkai Hu * To completely disable CCSR relocation in a board header file, define 1098281c58fSMingkai Hu * CONFIG_SYS_CCSR_DO_NOT_RELOCATE. This will force CONFIG_SYS_CCSRBAR_PHYS 1108281c58fSMingkai Hu * to a value that is the same as CONFIG_SYS_CCSRBAR. 1118281c58fSMingkai Hu */ 1128281c58fSMingkai Hu 1138281c58fSMingkai Hu #ifdef CONFIG_SYS_CCSRBAR_PHYS 1148281c58fSMingkai Hu #error "Do not define CONFIG_SYS_CCSRBAR_PHYS directly. Use \ 1158281c58fSMingkai Hu CONFIG_SYS_CCSRBAR_PHYS_LOW and/or CONFIG_SYS_CCSRBAR_PHYS_HIGH instead." 1168281c58fSMingkai Hu #endif 1178281c58fSMingkai Hu 1188281c58fSMingkai Hu #ifdef CONFIG_SYS_CCSR_DO_NOT_RELOCATE 1198281c58fSMingkai Hu #undef CONFIG_SYS_CCSRBAR_PHYS_HIGH 1208281c58fSMingkai Hu #undef CONFIG_SYS_CCSRBAR_PHYS_LOW 1218281c58fSMingkai Hu #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0 1228281c58fSMingkai Hu #endif 1238281c58fSMingkai Hu 1248281c58fSMingkai Hu #ifndef CONFIG_SYS_CCSRBAR 12586d8000fSYork Sun #define CONFIG_SYS_CCSRBAR 0x01000000 1268281c58fSMingkai Hu #endif 1278281c58fSMingkai Hu 1288281c58fSMingkai Hu #ifndef CONFIG_SYS_CCSRBAR_PHYS_HIGH 1298281c58fSMingkai Hu #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0 1308281c58fSMingkai Hu #endif 1318281c58fSMingkai Hu 1328281c58fSMingkai Hu #ifndef CONFIG_SYS_CCSRBAR_PHYS_LOW 13386d8000fSYork Sun #define CONFIG_SYS_CCSRBAR_PHYS_LOW 0x01000000 1348281c58fSMingkai Hu #endif 1358281c58fSMingkai Hu 1368281c58fSMingkai Hu #define CONFIG_SYS_CCSRBAR_PHYS ((CONFIG_SYS_CCSRBAR_PHYS_HIGH * 1ull) << 32 | \ 1378281c58fSMingkai Hu CONFIG_SYS_CCSRBAR_PHYS_LOW) 1388281c58fSMingkai Hu 1398281c58fSMingkai Hu struct sys_info { 1408281c58fSMingkai Hu unsigned long freq_processor[CONFIG_MAX_CPUS]; 141904110c7SHou Zhiqiang /* frequency of platform PLL */ 1428281c58fSMingkai Hu unsigned long freq_systembus; 1438281c58fSMingkai Hu unsigned long freq_ddrbus; 1448281c58fSMingkai Hu unsigned long freq_localbus; 1458281c58fSMingkai Hu unsigned long freq_sdhc; 1468281c58fSMingkai Hu #ifdef CONFIG_SYS_DPAA_FMAN 1478281c58fSMingkai Hu unsigned long freq_fman[CONFIG_SYS_NUM_FMAN]; 1488281c58fSMingkai Hu #endif 1498281c58fSMingkai Hu unsigned long freq_qman; 1508281c58fSMingkai Hu }; 1518281c58fSMingkai Hu 1528281c58fSMingkai Hu #define CONFIG_SYS_FSL_FM1_OFFSET 0xa00000 1538281c58fSMingkai Hu #define CONFIG_SYS_FSL_FM1_RX0_1G_OFFSET 0xa88000 1548281c58fSMingkai Hu #define CONFIG_SYS_FSL_FM1_RX1_1G_OFFSET 0xa89000 1558281c58fSMingkai Hu #define CONFIG_SYS_FSL_FM1_RX2_1G_OFFSET 0xa8a000 1568281c58fSMingkai Hu #define CONFIG_SYS_FSL_FM1_RX3_1G_OFFSET 0xa8b000 1578281c58fSMingkai Hu #define CONFIG_SYS_FSL_FM1_RX4_1G_OFFSET 0xa8c000 1588281c58fSMingkai Hu #define CONFIG_SYS_FSL_FM1_RX5_1G_OFFSET 0xa8d000 1598281c58fSMingkai Hu 1608281c58fSMingkai Hu #define CONFIG_SYS_FSL_FM1_DTSEC1_OFFSET 0xae0000 1618281c58fSMingkai Hu #define CONFIG_SYS_FSL_FM1_ADDR \ 1628281c58fSMingkai Hu (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_FM1_OFFSET) 1638281c58fSMingkai Hu #define CONFIG_SYS_FSL_FM1_DTSEC1_ADDR \ 1648281c58fSMingkai Hu (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_FM1_DTSEC1_OFFSET) 1658281c58fSMingkai Hu 166e99d7193SAlex Porosanu #define CONFIG_SYS_FSL_SEC_OFFSET 0x700000ull 167e99d7193SAlex Porosanu #define CONFIG_SYS_FSL_JR0_OFFSET 0x710000ull 168e99d7193SAlex Porosanu #define CONFIG_SYS_FSL_SEC_ADDR \ 169e99d7193SAlex Porosanu (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_SEC_OFFSET) 170e99d7193SAlex Porosanu #define CONFIG_SYS_FSL_JR0_ADDR \ 171e99d7193SAlex Porosanu (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_JR0_OFFSET) 172e99d7193SAlex Porosanu 1738281c58fSMingkai Hu /* Device Configuration and Pin Control */ 1740ea3671dSHou Zhiqiang #define DCFG_DCSR_PORCR1 0x0 1750ea3671dSHou Zhiqiang 1768281c58fSMingkai Hu struct ccsr_gur { 1778281c58fSMingkai Hu u32 porsr1; /* POR status 1 */ 1788281c58fSMingkai Hu #define FSL_CHASSIS2_CCSR_PORSR1_RCW_MASK 0xFF800000 1798281c58fSMingkai Hu u32 porsr2; /* POR status 2 */ 1808281c58fSMingkai Hu u8 res_008[0x20-0x8]; 1818281c58fSMingkai Hu u32 gpporcr1; /* General-purpose POR configuration */ 1828281c58fSMingkai Hu u32 gpporcr2; 1838281c58fSMingkai Hu #define FSL_CHASSIS2_DCFG_FUSESR_VID_SHIFT 25 1848281c58fSMingkai Hu #define FSL_CHASSIS2_DCFG_FUSESR_VID_MASK 0x1F 1858281c58fSMingkai Hu #define FSL_CHASSIS2_DCFG_FUSESR_ALTVID_SHIFT 20 1868281c58fSMingkai Hu #define FSL_CHASSIS2_DCFG_FUSESR_ALTVID_MASK 0x1F 1878281c58fSMingkai Hu u32 dcfg_fusesr; /* Fuse status register */ 1888281c58fSMingkai Hu u8 res_02c[0x70-0x2c]; 1898281c58fSMingkai Hu u32 devdisr; /* Device disable control */ 1908281c58fSMingkai Hu #define FSL_CHASSIS2_DEVDISR2_DTSEC1_1 0x80000000 1918281c58fSMingkai Hu #define FSL_CHASSIS2_DEVDISR2_DTSEC1_2 0x40000000 1928281c58fSMingkai Hu #define FSL_CHASSIS2_DEVDISR2_DTSEC1_3 0x20000000 1938281c58fSMingkai Hu #define FSL_CHASSIS2_DEVDISR2_DTSEC1_4 0x10000000 1948281c58fSMingkai Hu #define FSL_CHASSIS2_DEVDISR2_DTSEC1_5 0x08000000 1958281c58fSMingkai Hu #define FSL_CHASSIS2_DEVDISR2_DTSEC1_6 0x04000000 1968281c58fSMingkai Hu #define FSL_CHASSIS2_DEVDISR2_DTSEC1_9 0x00800000 1978281c58fSMingkai Hu #define FSL_CHASSIS2_DEVDISR2_DTSEC1_10 0x00400000 1988281c58fSMingkai Hu #define FSL_CHASSIS2_DEVDISR2_10GEC1_1 0x00800000 1998281c58fSMingkai Hu #define FSL_CHASSIS2_DEVDISR2_10GEC1_2 0x00400000 2008281c58fSMingkai Hu #define FSL_CHASSIS2_DEVDISR2_10GEC1_3 0x80000000 2018281c58fSMingkai Hu #define FSL_CHASSIS2_DEVDISR2_10GEC1_4 0x40000000 2028281c58fSMingkai Hu u32 devdisr2; /* Device disable control 2 */ 2038281c58fSMingkai Hu u32 devdisr3; /* Device disable control 3 */ 2048281c58fSMingkai Hu u32 devdisr4; /* Device disable control 4 */ 2058281c58fSMingkai Hu u32 devdisr5; /* Device disable control 5 */ 2068281c58fSMingkai Hu u32 devdisr6; /* Device disable control 6 */ 2078281c58fSMingkai Hu u32 devdisr7; /* Device disable control 7 */ 2088281c58fSMingkai Hu u8 res_08c[0x94-0x8c]; 2098281c58fSMingkai Hu u32 coredisru; /* uppper portion for support of 64 cores */ 2108281c58fSMingkai Hu u32 coredisrl; /* lower portion for support of 64 cores */ 2118281c58fSMingkai Hu u8 res_09c[0xa0-0x9c]; 2128281c58fSMingkai Hu u32 pvr; /* Processor version */ 2138281c58fSMingkai Hu u32 svr; /* System version */ 2148281c58fSMingkai Hu u32 mvr; /* Manufacturing version */ 2158281c58fSMingkai Hu u8 res_0ac[0xb0-0xac]; 2168281c58fSMingkai Hu u32 rstcr; /* Reset control */ 2178281c58fSMingkai Hu u32 rstrqpblsr; /* Reset request preboot loader status */ 2188281c58fSMingkai Hu u8 res_0b8[0xc0-0xb8]; 2198281c58fSMingkai Hu u32 rstrqmr1; /* Reset request mask */ 2208281c58fSMingkai Hu u8 res_0c4[0xc8-0xc4]; 2218281c58fSMingkai Hu u32 rstrqsr1; /* Reset request status */ 2228281c58fSMingkai Hu u8 res_0cc[0xd4-0xcc]; 2238281c58fSMingkai Hu u32 rstrqwdtmrl; /* Reset request WDT mask */ 2248281c58fSMingkai Hu u8 res_0d8[0xdc-0xd8]; 2258281c58fSMingkai Hu u32 rstrqwdtsrl; /* Reset request WDT status */ 2268281c58fSMingkai Hu u8 res_0e0[0xe4-0xe0]; 2278281c58fSMingkai Hu u32 brrl; /* Boot release */ 2288281c58fSMingkai Hu u8 res_0e8[0x100-0xe8]; 2298281c58fSMingkai Hu u32 rcwsr[16]; /* Reset control word status */ 2308281c58fSMingkai Hu #define FSL_CHASSIS2_RCWSR0_SYS_PLL_RAT_SHIFT 25 2318281c58fSMingkai Hu #define FSL_CHASSIS2_RCWSR0_SYS_PLL_RAT_MASK 0x1f 2328281c58fSMingkai Hu #define FSL_CHASSIS2_RCWSR0_MEM_PLL_RAT_SHIFT 16 2338281c58fSMingkai Hu #define FSL_CHASSIS2_RCWSR0_MEM_PLL_RAT_MASK 0x3f 2348281c58fSMingkai Hu #define FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_MASK 0xffff0000 2358281c58fSMingkai Hu #define FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_SHIFT 16 236da4d620cSQianyu Gong #define FSL_CHASSIS2_RCWSR4_SRDS2_PRTCL_MASK 0x0000ffff 237da4d620cSQianyu Gong #define FSL_CHASSIS2_RCWSR4_SRDS2_PRTCL_SHIFT 0 2380a6b2714SAneesh Bansal #define RCW_SB_EN_REG_INDEX 7 2390a6b2714SAneesh Bansal #define RCW_SB_EN_MASK 0x00200000 2400a6b2714SAneesh Bansal 2418281c58fSMingkai Hu u8 res_140[0x200-0x140]; 2428281c58fSMingkai Hu u32 scratchrw[4]; /* Scratch Read/Write */ 2438281c58fSMingkai Hu u8 res_210[0x300-0x210]; 2448281c58fSMingkai Hu u32 scratchw1r[4]; /* Scratch Read (Write once) */ 2458281c58fSMingkai Hu u8 res_310[0x400-0x310]; 2468281c58fSMingkai Hu u32 crstsr[12]; 2478281c58fSMingkai Hu u8 res_430[0x500-0x430]; 2488281c58fSMingkai Hu 2498281c58fSMingkai Hu /* PCI Express n Logical I/O Device Number register */ 2508281c58fSMingkai Hu u32 dcfg_ccsr_pex1liodnr; 2518281c58fSMingkai Hu u32 dcfg_ccsr_pex2liodnr; 2528281c58fSMingkai Hu u32 dcfg_ccsr_pex3liodnr; 2538281c58fSMingkai Hu u32 dcfg_ccsr_pex4liodnr; 2548281c58fSMingkai Hu /* RIO n Logical I/O Device Number register */ 2558281c58fSMingkai Hu u32 dcfg_ccsr_rio1liodnr; 2568281c58fSMingkai Hu u32 dcfg_ccsr_rio2liodnr; 2578281c58fSMingkai Hu u32 dcfg_ccsr_rio3liodnr; 2588281c58fSMingkai Hu u32 dcfg_ccsr_rio4liodnr; 2598281c58fSMingkai Hu /* USB Logical I/O Device Number register */ 2608281c58fSMingkai Hu u32 dcfg_ccsr_usb1liodnr; 2618281c58fSMingkai Hu u32 dcfg_ccsr_usb2liodnr; 2628281c58fSMingkai Hu u32 dcfg_ccsr_usb3liodnr; 2638281c58fSMingkai Hu u32 dcfg_ccsr_usb4liodnr; 2648281c58fSMingkai Hu /* SD/MMC Logical I/O Device Number register */ 2658281c58fSMingkai Hu u32 dcfg_ccsr_sdmmc1liodnr; 2668281c58fSMingkai Hu u32 dcfg_ccsr_sdmmc2liodnr; 2678281c58fSMingkai Hu u32 dcfg_ccsr_sdmmc3liodnr; 2688281c58fSMingkai Hu u32 dcfg_ccsr_sdmmc4liodnr; 2698281c58fSMingkai Hu /* RIO Message Unit Logical I/O Device Number register */ 2708281c58fSMingkai Hu u32 dcfg_ccsr_riomaintliodnr; 2718281c58fSMingkai Hu 2728281c58fSMingkai Hu u8 res_544[0x550-0x544]; 2738281c58fSMingkai Hu u32 sataliodnr[4]; 2748281c58fSMingkai Hu u8 res_560[0x570-0x560]; 2758281c58fSMingkai Hu 2768281c58fSMingkai Hu u32 dcfg_ccsr_misc1liodnr; 2778281c58fSMingkai Hu u32 dcfg_ccsr_misc2liodnr; 2788281c58fSMingkai Hu u32 dcfg_ccsr_misc3liodnr; 2798281c58fSMingkai Hu u32 dcfg_ccsr_misc4liodnr; 2808281c58fSMingkai Hu u32 dcfg_ccsr_dma1liodnr; 2818281c58fSMingkai Hu u32 dcfg_ccsr_dma2liodnr; 2828281c58fSMingkai Hu u32 dcfg_ccsr_dma3liodnr; 2838281c58fSMingkai Hu u32 dcfg_ccsr_dma4liodnr; 2848281c58fSMingkai Hu u32 dcfg_ccsr_spare1liodnr; 2858281c58fSMingkai Hu u32 dcfg_ccsr_spare2liodnr; 2868281c58fSMingkai Hu u32 dcfg_ccsr_spare3liodnr; 2878281c58fSMingkai Hu u32 dcfg_ccsr_spare4liodnr; 2888281c58fSMingkai Hu u8 res_5a0[0x600-0x5a0]; 2898281c58fSMingkai Hu u32 dcfg_ccsr_pblsr; 2908281c58fSMingkai Hu 2918281c58fSMingkai Hu u32 pamubypenr; 2928281c58fSMingkai Hu u32 dmacr1; 2938281c58fSMingkai Hu 2948281c58fSMingkai Hu u8 res_60c[0x610-0x60c]; 2958281c58fSMingkai Hu u32 dcfg_ccsr_gensr1; 2968281c58fSMingkai Hu u32 dcfg_ccsr_gensr2; 2978281c58fSMingkai Hu u32 dcfg_ccsr_gensr3; 2988281c58fSMingkai Hu u32 dcfg_ccsr_gensr4; 2998281c58fSMingkai Hu u32 dcfg_ccsr_gencr1; 3008281c58fSMingkai Hu u32 dcfg_ccsr_gencr2; 3018281c58fSMingkai Hu u32 dcfg_ccsr_gencr3; 3028281c58fSMingkai Hu u32 dcfg_ccsr_gencr4; 3038281c58fSMingkai Hu u32 dcfg_ccsr_gencr5; 3048281c58fSMingkai Hu u32 dcfg_ccsr_gencr6; 3058281c58fSMingkai Hu u32 dcfg_ccsr_gencr7; 3068281c58fSMingkai Hu u8 res_63c[0x658-0x63c]; 3078281c58fSMingkai Hu u32 dcfg_ccsr_cgensr1; 3088281c58fSMingkai Hu u32 dcfg_ccsr_cgensr0; 3098281c58fSMingkai Hu u8 res_660[0x678-0x660]; 3108281c58fSMingkai Hu u32 dcfg_ccsr_cgencr1; 3118281c58fSMingkai Hu 3128281c58fSMingkai Hu u32 dcfg_ccsr_cgencr0; 3138281c58fSMingkai Hu u8 res_680[0x700-0x680]; 3148281c58fSMingkai Hu u32 dcfg_ccsr_sriopstecr; 3158281c58fSMingkai Hu u32 dcfg_ccsr_dcsrcr; 3168281c58fSMingkai Hu 3178281c58fSMingkai Hu u8 res_708[0x740-0x708]; /* add more registers when needed */ 3188281c58fSMingkai Hu u32 tp_ityp[64]; /* Topology Initiator Type Register */ 3198281c58fSMingkai Hu struct { 3208281c58fSMingkai Hu u32 upper; 3218281c58fSMingkai Hu u32 lower; 3228281c58fSMingkai Hu } tp_cluster[16]; 3238281c58fSMingkai Hu u8 res_8c0[0xa00-0x8c0]; /* add more registers when needed */ 3248281c58fSMingkai Hu u32 dcfg_ccsr_qmbm_warmrst; 3258281c58fSMingkai Hu u8 res_a04[0xa20-0xa04]; /* add more registers when needed */ 3268281c58fSMingkai Hu u32 dcfg_ccsr_reserved0; 3278281c58fSMingkai Hu u32 dcfg_ccsr_reserved1; 3288281c58fSMingkai Hu }; 3298281c58fSMingkai Hu 3308281c58fSMingkai Hu #define SCFG_QSPI_CLKSEL 0x40100000 3318281c58fSMingkai Hu #define SCFG_USBDRVVBUS_SELCR_USB1 0x00000000 3328281c58fSMingkai Hu #define SCFG_USBDRVVBUS_SELCR_USB2 0x00000001 3338281c58fSMingkai Hu #define SCFG_USBDRVVBUS_SELCR_USB3 0x00000002 3348281c58fSMingkai Hu #define SCFG_USBPWRFAULT_INACTIVE 0x00000000 3358281c58fSMingkai Hu #define SCFG_USBPWRFAULT_SHARED 0x00000001 3368281c58fSMingkai Hu #define SCFG_USBPWRFAULT_DEDICATED 0x00000002 3378281c58fSMingkai Hu #define SCFG_USBPWRFAULT_USB3_SHIFT 4 3388281c58fSMingkai Hu #define SCFG_USBPWRFAULT_USB2_SHIFT 2 3398281c58fSMingkai Hu #define SCFG_USBPWRFAULT_USB1_SHIFT 0 3408281c58fSMingkai Hu 3418281c58fSMingkai Hu #define SCFG_SNPCNFGCR_SECRDSNP 0x80000000 3428281c58fSMingkai Hu #define SCFG_SNPCNFGCR_SECWRSNP 0x40000000 3434de6ce15STang Yuantian #define SCFG_SNPCNFGCR_SATARDSNP 0x00800000 3444de6ce15STang Yuantian #define SCFG_SNPCNFGCR_SATAWRSNP 0x00400000 3458281c58fSMingkai Hu 3468281c58fSMingkai Hu /* Supplemental Configuration Unit */ 3478281c58fSMingkai Hu struct ccsr_scfg { 3488281c58fSMingkai Hu u8 res_000[0x100-0x000]; 3498281c58fSMingkai Hu u32 usb2_icid; 3508281c58fSMingkai Hu u32 usb3_icid; 3518281c58fSMingkai Hu u8 res_108[0x114-0x108]; 3528281c58fSMingkai Hu u32 dma_icid; 3538281c58fSMingkai Hu u32 sata_icid; 3548281c58fSMingkai Hu u32 usb1_icid; 3558281c58fSMingkai Hu u32 qe_icid; 3568281c58fSMingkai Hu u32 sdhc_icid; 3578281c58fSMingkai Hu u32 edma_icid; 3588281c58fSMingkai Hu u32 etr_icid; 3598281c58fSMingkai Hu u32 core_sft_rst[4]; 3608281c58fSMingkai Hu u8 res_140[0x158-0x140]; 3618281c58fSMingkai Hu u32 altcbar; 3628281c58fSMingkai Hu u32 qspi_cfg; 3638281c58fSMingkai Hu u8 res_160[0x180-0x160]; 3648281c58fSMingkai Hu u32 dmamcr; 365fa18ed76SWenbin Song u8 res_184[0x188-0x184]; 366fa18ed76SWenbin Song u32 gic_align; 3678281c58fSMingkai Hu u32 debug_icid; 3688281c58fSMingkai Hu u8 res_190[0x1a4-0x190]; 3698281c58fSMingkai Hu u32 snpcnfgcr; 3708281c58fSMingkai Hu u8 res_1a8[0x1ac-0x1a8]; 3718281c58fSMingkai Hu u32 intpcr; 3728281c58fSMingkai Hu u8 res_1b0[0x204-0x1b0]; 3738281c58fSMingkai Hu u32 coresrencr; 3748281c58fSMingkai Hu u8 res_208[0x220-0x208]; 3758281c58fSMingkai Hu u32 rvbar0_0; 3768281c58fSMingkai Hu u32 rvbar0_1; 3778281c58fSMingkai Hu u32 rvbar1_0; 3788281c58fSMingkai Hu u32 rvbar1_1; 3798281c58fSMingkai Hu u32 rvbar2_0; 3808281c58fSMingkai Hu u32 rvbar2_1; 3818281c58fSMingkai Hu u32 rvbar3_0; 3828281c58fSMingkai Hu u32 rvbar3_1; 3838281c58fSMingkai Hu u32 lpmcsr; 3848281c58fSMingkai Hu u8 res_244[0x400-0x244]; 3858281c58fSMingkai Hu u32 qspidqscr; 3868281c58fSMingkai Hu u32 ecgtxcmcr; 3878281c58fSMingkai Hu u32 sdhciovselcr; 3888281c58fSMingkai Hu u32 rcwpmuxcr0; 3898281c58fSMingkai Hu u32 usbdrvvbus_selcr; 3908281c58fSMingkai Hu u32 usbpwrfault_selcr; 3918281c58fSMingkai Hu u32 usb_refclk_selcr1; 3928281c58fSMingkai Hu u32 usb_refclk_selcr2; 3938281c58fSMingkai Hu u32 usb_refclk_selcr3; 3948281c58fSMingkai Hu u8 res_424[0x600-0x424]; 3958281c58fSMingkai Hu u32 scratchrw[4]; 3968281c58fSMingkai Hu u8 res_610[0x680-0x610]; 3978281c58fSMingkai Hu u32 corebcr; 3988281c58fSMingkai Hu u8 res_684[0x1000-0x684]; 3998281c58fSMingkai Hu u32 pex1msiir; 4008281c58fSMingkai Hu u32 pex1msir; 4018281c58fSMingkai Hu u8 res_1008[0x2000-0x1008]; 4028281c58fSMingkai Hu u32 pex2; 4038281c58fSMingkai Hu u32 pex2msir; 4048281c58fSMingkai Hu u8 res_2008[0x3000-0x2008]; 4058281c58fSMingkai Hu u32 pex3msiir; 4068281c58fSMingkai Hu u32 pex3msir; 4078281c58fSMingkai Hu }; 4088281c58fSMingkai Hu 4098281c58fSMingkai Hu /* Clocking */ 4108281c58fSMingkai Hu struct ccsr_clk { 4118281c58fSMingkai Hu struct { 4128281c58fSMingkai Hu u32 clkcncsr; /* core cluster n clock control status */ 4138281c58fSMingkai Hu u8 res_004[0x0c]; 4148281c58fSMingkai Hu u32 clkcghwacsr; /* Clock generator n hardware accelerator */ 4158281c58fSMingkai Hu u8 res_014[0x0c]; 4168281c58fSMingkai Hu } clkcsr[4]; 4178281c58fSMingkai Hu u8 res_040[0x780]; /* 0x100 */ 4188281c58fSMingkai Hu struct { 4198281c58fSMingkai Hu u32 pllcngsr; 4208281c58fSMingkai Hu u8 res_804[0x1c]; 4218281c58fSMingkai Hu } pllcgsr[2]; 4228281c58fSMingkai Hu u8 res_840[0x1c0]; 4238281c58fSMingkai Hu u32 clkpcsr; /* 0xa00 Platform clock domain control/status */ 4248281c58fSMingkai Hu u8 res_a04[0x1fc]; 4258281c58fSMingkai Hu u32 pllpgsr; /* 0xc00 Platform PLL General Status */ 4268281c58fSMingkai Hu u8 res_c04[0x1c]; 4278281c58fSMingkai Hu u32 plldgsr; /* 0xc20 DDR PLL General Status */ 4288281c58fSMingkai Hu u8 res_c24[0x3dc]; 4298281c58fSMingkai Hu }; 4308281c58fSMingkai Hu 4318281c58fSMingkai Hu /* System Counter */ 4328281c58fSMingkai Hu struct sctr_regs { 4338281c58fSMingkai Hu u32 cntcr; 4348281c58fSMingkai Hu u32 cntsr; 4358281c58fSMingkai Hu u32 cntcv1; 4368281c58fSMingkai Hu u32 cntcv2; 4378281c58fSMingkai Hu u32 resv1[4]; 4388281c58fSMingkai Hu u32 cntfid0; 4398281c58fSMingkai Hu u32 cntfid1; 4408281c58fSMingkai Hu u32 resv2[1002]; 4418281c58fSMingkai Hu u32 counterid[12]; 4428281c58fSMingkai Hu }; 4438281c58fSMingkai Hu 4448281c58fSMingkai Hu #define SRDS_MAX_LANES 4 4458281c58fSMingkai Hu struct ccsr_serdes { 4468281c58fSMingkai Hu struct { 4478281c58fSMingkai Hu u32 rstctl; /* Reset Control Register */ 4488281c58fSMingkai Hu #define SRDS_RSTCTL_RST 0x80000000 4498281c58fSMingkai Hu #define SRDS_RSTCTL_RSTDONE 0x40000000 4508281c58fSMingkai Hu #define SRDS_RSTCTL_RSTERR 0x20000000 4518281c58fSMingkai Hu #define SRDS_RSTCTL_SWRST 0x10000000 4528281c58fSMingkai Hu #define SRDS_RSTCTL_SDEN 0x00000020 4538281c58fSMingkai Hu #define SRDS_RSTCTL_SDRST_B 0x00000040 4548281c58fSMingkai Hu #define SRDS_RSTCTL_PLLRST_B 0x00000080 4558281c58fSMingkai Hu u32 pllcr0; /* PLL Control Register 0 */ 4568281c58fSMingkai Hu #define SRDS_PLLCR0_POFF 0x80000000 4578281c58fSMingkai Hu #define SRDS_PLLCR0_RFCK_SEL_MASK 0x70000000 4588281c58fSMingkai Hu #define SRDS_PLLCR0_RFCK_SEL_100 0x00000000 4598281c58fSMingkai Hu #define SRDS_PLLCR0_RFCK_SEL_125 0x10000000 4608281c58fSMingkai Hu #define SRDS_PLLCR0_RFCK_SEL_156_25 0x20000000 4618281c58fSMingkai Hu #define SRDS_PLLCR0_RFCK_SEL_150 0x30000000 4628281c58fSMingkai Hu #define SRDS_PLLCR0_RFCK_SEL_161_13 0x40000000 4638281c58fSMingkai Hu #define SRDS_PLLCR0_RFCK_SEL_122_88 0x50000000 4648281c58fSMingkai Hu #define SRDS_PLLCR0_PLL_LCK 0x00800000 4658281c58fSMingkai Hu #define SRDS_PLLCR0_FRATE_SEL_MASK 0x000f0000 4668281c58fSMingkai Hu #define SRDS_PLLCR0_FRATE_SEL_5 0x00000000 4678281c58fSMingkai Hu #define SRDS_PLLCR0_FRATE_SEL_3_75 0x00050000 4688281c58fSMingkai Hu #define SRDS_PLLCR0_FRATE_SEL_5_15 0x00060000 4698281c58fSMingkai Hu #define SRDS_PLLCR0_FRATE_SEL_4 0x00070000 4708281c58fSMingkai Hu #define SRDS_PLLCR0_FRATE_SEL_3_12 0x00090000 4718281c58fSMingkai Hu #define SRDS_PLLCR0_FRATE_SEL_3 0x000a0000 4728281c58fSMingkai Hu u32 pllcr1; /* PLL Control Register 1 */ 4738281c58fSMingkai Hu #define SRDS_PLLCR1_PLL_BWSEL 0x08000000 4748281c58fSMingkai Hu u32 res_0c; /* 0x00c */ 4758281c58fSMingkai Hu u32 pllcr3; 4768281c58fSMingkai Hu u32 pllcr4; 477c238ad0aSShaohui Xie u32 pllcr5; /* 0x018 SerDes PLL1 Control 5 */ 478c238ad0aSShaohui Xie u8 res_1c[0x20-0x1c]; 4798281c58fSMingkai Hu } bank[2]; 4808281c58fSMingkai Hu u8 res_40[0x90-0x40]; 4818281c58fSMingkai Hu u32 srdstcalcr; /* 0x90 TX Calibration Control */ 4828281c58fSMingkai Hu u8 res_94[0xa0-0x94]; 4838281c58fSMingkai Hu u32 srdsrcalcr; /* 0xa0 RX Calibration Control */ 4848281c58fSMingkai Hu u8 res_a4[0xb0-0xa4]; 4858281c58fSMingkai Hu u32 srdsgr0; /* 0xb0 General Register 0 */ 486c238ad0aSShaohui Xie u8 res_b4[0x100-0xb4]; 4878281c58fSMingkai Hu struct { 488c238ad0aSShaohui Xie u32 lnpssr0; /* 0x100, 0x120, 0x140, 0x160 */ 4898281c58fSMingkai Hu u8 res_104[0x120-0x104]; 490c238ad0aSShaohui Xie } lnpssr[4]; /* Lane A, B, C, D */ 491c238ad0aSShaohui Xie u8 res_180[0x200-0x180]; 492c238ad0aSShaohui Xie u32 srdspccr0; /* 0x200 Protocol Configuration 0 */ 493c238ad0aSShaohui Xie u32 srdspccr1; /* 0x204 Protocol Configuration 1 */ 494c238ad0aSShaohui Xie u32 srdspccr2; /* 0x208 Protocol Configuration 2 */ 495c238ad0aSShaohui Xie u32 srdspccr3; /* 0x20c Protocol Configuration 3 */ 496c238ad0aSShaohui Xie u32 srdspccr4; /* 0x210 Protocol Configuration 4 */ 497c238ad0aSShaohui Xie u32 srdspccr5; /* 0x214 Protocol Configuration 5 */ 498c238ad0aSShaohui Xie u32 srdspccr6; /* 0x218 Protocol Configuration 6 */ 499c238ad0aSShaohui Xie u32 srdspccr7; /* 0x21c Protocol Configuration 7 */ 500c238ad0aSShaohui Xie u32 srdspccr8; /* 0x220 Protocol Configuration 8 */ 501c238ad0aSShaohui Xie u32 srdspccr9; /* 0x224 Protocol Configuration 9 */ 502c238ad0aSShaohui Xie u32 srdspccra; /* 0x228 Protocol Configuration A */ 503c238ad0aSShaohui Xie u32 srdspccrb; /* 0x22c Protocol Configuration B */ 504c238ad0aSShaohui Xie u8 res_230[0x800-0x230]; 5058281c58fSMingkai Hu struct { 5068281c58fSMingkai Hu u32 gcr0; /* 0x800 General Control Register 0 */ 5078281c58fSMingkai Hu u32 gcr1; /* 0x804 General Control Register 1 */ 5088281c58fSMingkai Hu u32 gcr2; /* 0x808 General Control Register 2 */ 5098281c58fSMingkai Hu u32 sscr0; 5108281c58fSMingkai Hu u32 recr0; /* 0x810 Receive Equalization Control */ 5118281c58fSMingkai Hu u32 recr1; 5128281c58fSMingkai Hu u32 tecr0; /* 0x818 Transmit Equalization Control */ 5138281c58fSMingkai Hu u32 sscr1; 5148281c58fSMingkai Hu u32 ttlcr0; /* 0x820 Transition Tracking Loop Ctrl 0 */ 5158281c58fSMingkai Hu u8 res_824[0x83c-0x824]; 5168281c58fSMingkai Hu u32 tcsr3; 517c238ad0aSShaohui Xie } lane[4]; /* Lane A, B, C, D */ 518c238ad0aSShaohui Xie u8 res_900[0x1000-0x900]; /* from 0x900 to 0xfff */ 519c238ad0aSShaohui Xie struct { 520c238ad0aSShaohui Xie u32 srdspexcr0; /* 0x1000, 0x1040, 0x1080 */ 521c238ad0aSShaohui Xie u8 res_1004[0x1040-0x1004]; 522c238ad0aSShaohui Xie } pcie[3]; 523c238ad0aSShaohui Xie u8 res_10c0[0x1800-0x10c0]; 524c238ad0aSShaohui Xie struct { 525c238ad0aSShaohui Xie u8 res_1800[0x1804-0x1800]; 526c238ad0aSShaohui Xie u32 srdssgmiicr1; /* 0x1804 SGMII Protocol Control 1 */ 527c238ad0aSShaohui Xie u8 res_1808[0x180c-0x1808]; 528c238ad0aSShaohui Xie u32 srdssgmiicr3; /* 0x180c SGMII Protocol Control 3 */ 529c238ad0aSShaohui Xie } sgmii[4]; /* Lane A, B, C, D */ 530c238ad0aSShaohui Xie u8 res_1840[0x1880-0x1840]; 531c238ad0aSShaohui Xie struct { 532c238ad0aSShaohui Xie u8 res_1880[0x1884-0x1880]; 533c238ad0aSShaohui Xie u32 srdsqsgmiicr1; /* 0x1884 QSGMII Protocol Control 1 */ 534c238ad0aSShaohui Xie u8 res_1888[0x188c-0x1888]; 535c238ad0aSShaohui Xie u32 srdsqsgmiicr3; /* 0x188c QSGMII Protocol Control 3 */ 536c238ad0aSShaohui Xie } qsgmii[2]; /* Lane A, B */ 537c238ad0aSShaohui Xie u8 res_18a0[0x1980-0x18a0]; 538c238ad0aSShaohui Xie struct { 539c238ad0aSShaohui Xie u8 res_1980[0x1984-0x1980]; 540c238ad0aSShaohui Xie u32 srdsxficr1; /* 0x1984 XFI Protocol Control 1 */ 541c238ad0aSShaohui Xie u8 res_1988[0x198c-0x1988]; 542c238ad0aSShaohui Xie u32 srdsxficr3; /* 0x198c XFI Protocol Control 3 */ 543c238ad0aSShaohui Xie } xfi[2]; /* Lane A, B */ 544c238ad0aSShaohui Xie u8 res_19a0[0x2000-0x19a0]; /* from 0x19a0 to 0x1fff */ 5458281c58fSMingkai Hu }; 5468281c58fSMingkai Hu 5478281c58fSMingkai Hu #define CCI400_CTRLORD_TERM_BARRIER 0x00000008 5488281c58fSMingkai Hu #define CCI400_CTRLORD_EN_BARRIER 0 5498281c58fSMingkai Hu #define CCI400_SHAORD_NON_SHAREABLE 0x00000002 5508281c58fSMingkai Hu #define CCI400_DVM_MESSAGE_REQ_EN 0x00000002 5518281c58fSMingkai Hu #define CCI400_SNOOP_REQ_EN 0x00000001 5528281c58fSMingkai Hu 5538281c58fSMingkai Hu /* CCI-400 registers */ 5548281c58fSMingkai Hu struct ccsr_cci400 { 5558281c58fSMingkai Hu u32 ctrl_ord; /* Control Override */ 5568281c58fSMingkai Hu u32 spec_ctrl; /* Speculation Control */ 5578281c58fSMingkai Hu u32 secure_access; /* Secure Access */ 5588281c58fSMingkai Hu u32 status; /* Status */ 5598281c58fSMingkai Hu u32 impr_err; /* Imprecise Error */ 5608281c58fSMingkai Hu u8 res_14[0x100 - 0x14]; 5618281c58fSMingkai Hu u32 pmcr; /* Performance Monitor Control */ 5628281c58fSMingkai Hu u8 res_104[0xfd0 - 0x104]; 5638281c58fSMingkai Hu u32 pid[8]; /* Peripheral ID */ 5648281c58fSMingkai Hu u32 cid[4]; /* Component ID */ 5658281c58fSMingkai Hu struct { 5668281c58fSMingkai Hu u32 snoop_ctrl; /* Snoop Control */ 5678281c58fSMingkai Hu u32 sha_ord; /* Shareable Override */ 5688281c58fSMingkai Hu u8 res_1008[0x1100 - 0x1008]; 5698281c58fSMingkai Hu u32 rc_qos_ord; /* read channel QoS Value Override */ 5708281c58fSMingkai Hu u32 wc_qos_ord; /* read channel QoS Value Override */ 5718281c58fSMingkai Hu u8 res_1108[0x110c - 0x1108]; 5728281c58fSMingkai Hu u32 qos_ctrl; /* QoS Control */ 5738281c58fSMingkai Hu u32 max_ot; /* Max OT */ 5748281c58fSMingkai Hu u8 res_1114[0x1130 - 0x1114]; 5758281c58fSMingkai Hu u32 target_lat; /* Target Latency */ 5768281c58fSMingkai Hu u32 latency_regu; /* Latency Regulation */ 5778281c58fSMingkai Hu u32 qos_range; /* QoS Range */ 5788281c58fSMingkai Hu u8 res_113c[0x2000 - 0x113c]; 5798281c58fSMingkai Hu } slave[5]; /* Slave Interface */ 5808281c58fSMingkai Hu u8 res_6000[0x9004 - 0x6000]; 5818281c58fSMingkai Hu u32 cycle_counter; /* Cycle counter */ 5828281c58fSMingkai Hu u32 count_ctrl; /* Count Control */ 5838281c58fSMingkai Hu u32 overflow_status; /* Overflow Flag Status */ 5848281c58fSMingkai Hu u8 res_9010[0xa000 - 0x9010]; 5858281c58fSMingkai Hu struct { 5868281c58fSMingkai Hu u32 event_select; /* Event Select */ 5878281c58fSMingkai Hu u32 event_count; /* Event Count */ 5888281c58fSMingkai Hu u32 counter_ctrl; /* Counter Control */ 5898281c58fSMingkai Hu u32 overflow_status; /* Overflow Flag Status */ 5908281c58fSMingkai Hu u8 res_a010[0xb000 - 0xa010]; 5918281c58fSMingkai Hu } pcounter[4]; /* Performance Counter */ 5928281c58fSMingkai Hu u8 res_e004[0x10000 - 0xe004]; 5938281c58fSMingkai Hu }; 5948281c58fSMingkai Hu 5958281c58fSMingkai Hu /* MMU 500 */ 5968281c58fSMingkai Hu #define SMMU_SCR0 (SMMU_BASE + 0x0) 5978281c58fSMingkai Hu #define SMMU_SCR1 (SMMU_BASE + 0x4) 5988281c58fSMingkai Hu #define SMMU_SCR2 (SMMU_BASE + 0x8) 5998281c58fSMingkai Hu #define SMMU_SACR (SMMU_BASE + 0x10) 6008281c58fSMingkai Hu #define SMMU_IDR0 (SMMU_BASE + 0x20) 6018281c58fSMingkai Hu #define SMMU_IDR1 (SMMU_BASE + 0x24) 6028281c58fSMingkai Hu 6038281c58fSMingkai Hu #define SMMU_NSCR0 (SMMU_BASE + 0x400) 6048281c58fSMingkai Hu #define SMMU_NSCR2 (SMMU_BASE + 0x408) 6058281c58fSMingkai Hu #define SMMU_NSACR (SMMU_BASE + 0x410) 6068281c58fSMingkai Hu 6078281c58fSMingkai Hu #define SCR0_CLIENTPD_MASK 0x00000001 6088281c58fSMingkai Hu #define SCR0_USFCFG_MASK 0x00000400 6098281c58fSMingkai Hu 6106fb522dcSSriram Dash uint get_svr(void); 6116fb522dcSSriram Dash 6128281c58fSMingkai Hu #endif /* __ARCH_FSL_LSCH2_IMMAP_H__*/ 613