xref: /rk3399_rockchip-uboot/arch/arm/dts/rk3368.dtsi (revision b8fa3d2a17dce6006a8a5f46cbc978a19a3fdf82)
1/*
2 * Copyright (c) 2015 Heiko Stuebner <heiko@sntech.de>
3 *
4 * This file is dual-licensed: you can use it either under the terms
5 * of the GPL or the X11 license, at your option. Note that this dual
6 * licensing only applies to this file, and not this project as a
7 * whole.
8 *
9 *  a) This library is free software; you can redistribute it and/or
10 *     modify it under the terms of the GNU General Public License as
11 *     published by the Free Software Foundation; either version 2 of the
12 *     License, or (at your option) any later version.
13 *
14 *     This library is distributed in the hope that it will be useful,
15 *     but WITHOUT ANY WARRANTY; without even the implied warranty of
16 *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
17 *     GNU General Public License for more details.
18 *
19 * Or, alternatively,
20 *
21 *  b) Permission is hereby granted, free of charge, to any person
22 *     obtaining a copy of this software and associated documentation
23 *     files (the "Software"), to deal in the Software without
24 *     restriction, including without limitation the rights to use,
25 *     copy, modify, merge, publish, distribute, sublicense, and/or
26 *     sell copies of the Software, and to permit persons to whom the
27 *     Software is furnished to do so, subject to the following
28 *     conditions:
29 *
30 *     The above copyright notice and this permission notice shall be
31 *     included in all copies or substantial portions of the Software.
32 *
33 *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
34 *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
35 *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
36 *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
37 *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
38 *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
39 *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
40 *     OTHER DEALINGS IN THE SOFTWARE.
41 */
42
43#include <dt-bindings/clock/rk3368-cru.h>
44#include <dt-bindings/gpio/gpio.h>
45#include <dt-bindings/interrupt-controller/irq.h>
46#include <dt-bindings/interrupt-controller/arm-gic.h>
47#include <dt-bindings/pinctrl/rockchip.h>
48#include <dt-bindings/thermal/thermal.h>
49#include <dt-bindings/memory/rk3368-dmc.h>
50
51/ {
52	compatible = "rockchip,rk3368";
53	interrupt-parent = <&gic>;
54	#address-cells = <2>;
55	#size-cells = <2>;
56
57	aliases {
58		ethernet0 = &gmac;
59		i2c0 = &i2c0;
60		i2c1 = &i2c1;
61		i2c2 = &i2c2;
62		i2c3 = &i2c3;
63		i2c4 = &i2c4;
64		i2c5 = &i2c5;
65		serial0 = &uart0;
66		serial1 = &uart1;
67		serial2 = &uart2;
68		serial3 = &uart3;
69		serial4 = &uart4;
70		spi0 = &spi0;
71		spi1 = &spi1;
72		spi2 = &spi2;
73	};
74
75	cpus {
76		#address-cells = <0x2>;
77		#size-cells = <0x0>;
78
79		cpu-map {
80			cluster0 {
81				core0 {
82					cpu = <&cpu_b0>;
83				};
84				core1 {
85					cpu = <&cpu_b1>;
86				};
87				core2 {
88					cpu = <&cpu_b2>;
89				};
90				core3 {
91					cpu = <&cpu_b3>;
92				};
93			};
94
95			cluster1 {
96				core0 {
97					cpu = <&cpu_l0>;
98				};
99				core1 {
100					cpu = <&cpu_l1>;
101				};
102				core2 {
103					cpu = <&cpu_l2>;
104				};
105				core3 {
106					cpu = <&cpu_l3>;
107				};
108			};
109		};
110
111		idle-states {
112			entry-method = "psci";
113
114			cpu_sleep: cpu-sleep-0 {
115				compatible = "arm,idle-state";
116				arm,psci-suspend-param = <0x1010000>;
117				entry-latency-us = <0x3fffffff>;
118				exit-latency-us = <0x40000000>;
119				min-residency-us = <0xffffffff>;
120			};
121		};
122
123		cpu_l0: cpu@0 {
124			device_type = "cpu";
125			compatible = "arm,cortex-a53", "arm,armv8";
126			reg = <0x0 0x0>;
127			cpu-idle-states = <&cpu_sleep>;
128			enable-method = "psci";
129
130			#cooling-cells = <2>; /* min followed by max */
131		};
132
133		cpu_l1: cpu@1 {
134			device_type = "cpu";
135			compatible = "arm,cortex-a53", "arm,armv8";
136			reg = <0x0 0x1>;
137			cpu-idle-states = <&cpu_sleep>;
138			enable-method = "psci";
139		};
140
141		cpu_l2: cpu@2 {
142			device_type = "cpu";
143			compatible = "arm,cortex-a53", "arm,armv8";
144			reg = <0x0 0x2>;
145			cpu-idle-states = <&cpu_sleep>;
146			enable-method = "psci";
147		};
148
149		cpu_l3: cpu@3 {
150			device_type = "cpu";
151			compatible = "arm,cortex-a53", "arm,armv8";
152			reg = <0x0 0x3>;
153			cpu-idle-states = <&cpu_sleep>;
154			enable-method = "psci";
155		};
156
157		cpu_b0: cpu@100 {
158			device_type = "cpu";
159			compatible = "arm,cortex-a53", "arm,armv8";
160			reg = <0x0 0x100>;
161			cpu-idle-states = <&cpu_sleep>;
162			enable-method = "psci";
163
164			#cooling-cells = <2>; /* min followed by max */
165		};
166
167		cpu_b1: cpu@101 {
168			device_type = "cpu";
169			compatible = "arm,cortex-a53", "arm,armv8";
170			reg = <0x0 0x101>;
171			cpu-idle-states = <&cpu_sleep>;
172			enable-method = "psci";
173		};
174
175		cpu_b2: cpu@102 {
176			device_type = "cpu";
177			compatible = "arm,cortex-a53", "arm,armv8";
178			reg = <0x0 0x102>;
179			cpu-idle-states = <&cpu_sleep>;
180			enable-method = "psci";
181		};
182
183		cpu_b3: cpu@103 {
184			device_type = "cpu";
185			compatible = "arm,cortex-a53", "arm,armv8";
186			reg = <0x0 0x103>;
187			cpu-idle-states = <&cpu_sleep>;
188			enable-method = "psci";
189		};
190	};
191
192	arm-pmu {
193		compatible = "arm,armv8-pmuv3";
194		interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
195			     <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
196			     <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
197			     <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
198			     <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
199			     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
200			     <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
201			     <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
202		interrupt-affinity = <&cpu_l0>, <&cpu_l1>, <&cpu_l2>,
203				     <&cpu_l3>, <&cpu_b0>, <&cpu_b1>,
204				     <&cpu_b2>, <&cpu_b3>;
205	};
206
207	psci {
208		compatible = "arm,psci-0.2";
209		method = "smc";
210	};
211
212	timer {
213		compatible = "arm,armv8-timer";
214		interrupts = <GIC_PPI 13
215			(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>,
216			     <GIC_PPI 14
217			(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>,
218			     <GIC_PPI 11
219			(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>,
220			     <GIC_PPI 10
221			(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>;
222	};
223
224	xin24m: oscillator {
225		compatible = "fixed-clock";
226		clock-frequency = <24000000>;
227		clock-output-names = "xin24m";
228		#clock-cells = <0>;
229	};
230
231	dmc: dmc@ff610000 {
232		compatible = "rockchip,rk3368-dmc", "syscon";
233		rockchip,cru = <&cru>;
234		rockchip,grf = <&grf>;
235		rockchip,msch = <&service_msch>;
236		reg = <0 0xff610000 0 0x400
237		       0 0xff620000 0 0x400>;
238	};
239
240	service_msch: syscon@ffac0000 {
241		compatible = "rockchip,rk3368-msch", "syscon";
242		reg = <0x0 0xffac0000 0x0 0x2000>;
243		status = "okay";
244	};
245
246	sdmmc: dwmmc@ff0c0000 {
247		compatible = "rockchip,rk3368-dw-mshc", "rockchip,rk3288-dw-mshc";
248		reg = <0x0 0xff0c0000 0x0 0x4000>;
249		clock-freq-min-max = <400000 150000000>;
250		clocks = <&cru HCLK_SDMMC>, <&cru SCLK_SDMMC>,
251			 <&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>;
252		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
253		fifo-depth = <0x100>;
254		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
255		status = "disabled";
256	};
257
258	sdio0: dwmmc@ff0d0000 {
259		compatible = "rockchip,rk3368-dw-mshc", "rockchip,rk3288-dw-mshc";
260		reg = <0x0 0xff0d0000 0x0 0x4000>;
261		clock-freq-min-max = <400000 150000000>;
262		clocks = <&cru HCLK_SDIO0>, <&cru SCLK_SDIO0>,
263			 <&cru SCLK_SDIO0_DRV>, <&cru SCLK_SDIO0_SAMPLE>;
264		clock-names = "biu", "ciu", "ciu-drv", "ciu-sample";
265		fifo-depth = <0x100>;
266		interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
267		status = "disabled";
268	};
269
270	emmc: dwmmc@ff0f0000 {
271		compatible = "rockchip,rk3368-dw-mshc", "rockchip,rk3288-dw-mshc";
272		reg = <0x0 0xff0f0000 0x0 0x4000>;
273		clock-freq-min-max = <400000 150000000>;
274		clocks = <&cru HCLK_EMMC>, <&cru SCLK_EMMC>,
275			 <&cru SCLK_EMMC_DRV>, <&cru SCLK_EMMC_SAMPLE>;
276		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
277		fifo-depth = <0x100>;
278		interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
279		status = "disabled";
280	};
281
282	saradc: saradc@ff100000 {
283		compatible = "rockchip,saradc";
284		reg = <0x0 0xff100000 0x0 0x100>;
285		interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
286		#io-channel-cells = <1>;
287		clocks = <&cru SCLK_SARADC>, <&cru PCLK_SARADC>;
288		clock-names = "saradc", "apb_pclk";
289		status = "disabled";
290	};
291
292	spi0: spi@ff110000 {
293		compatible = "rockchip,rk3368-spi", "rockchip,rk3066-spi";
294		reg = <0x0 0xff110000 0x0 0x1000>;
295		clocks = <&cru SCLK_SPI0>, <&cru PCLK_SPI0>;
296		clock-names = "spiclk", "apb_pclk";
297		interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
298		pinctrl-names = "default";
299		pinctrl-0 = <&spi0_clk &spi0_tx &spi0_rx &spi0_cs0>;
300		#address-cells = <1>;
301		#size-cells = <0>;
302		status = "disabled";
303	};
304
305	spi1: spi@ff120000 {
306		compatible = "rockchip,rk3368-spi", "rockchip,rk3066-spi";
307		reg = <0x0 0xff120000 0x0 0x1000>;
308		clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>;
309		clock-names = "spiclk", "apb_pclk";
310		interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
311		pinctrl-names = "default";
312		pinctrl-0 = <&spi1_clk &spi1_tx &spi1_rx &spi1_cs0>;
313		#address-cells = <1>;
314		#size-cells = <0>;
315		status = "disabled";
316	};
317
318	spi2: spi@ff130000 {
319		compatible = "rockchip,rk3368-spi", "rockchip,rk3066-spi";
320		reg = <0x0 0xff130000 0x0 0x1000>;
321		clocks = <&cru SCLK_SPI2>, <&cru PCLK_SPI2>;
322		clock-names = "spiclk", "apb_pclk";
323		interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
324		pinctrl-names = "default";
325		pinctrl-0 = <&spi2_clk &spi2_tx &spi2_rx &spi2_cs0>;
326		#address-cells = <1>;
327		#size-cells = <0>;
328		status = "disabled";
329	};
330
331	i2c1: i2c@ff140000 {
332		compatible = "rockchip,rk3368-i2c", "rockchip,rk3288-i2c";
333		reg = <0x0 0xff140000 0x0 0x1000>;
334		interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
335		#address-cells = <1>;
336		#size-cells = <0>;
337		clock-names = "i2c";
338		clocks = <&cru PCLK_I2C1>;
339		pinctrl-names = "default";
340		pinctrl-0 = <&i2c1_xfer>;
341		status = "disabled";
342	};
343
344	i2c3: i2c@ff150000 {
345		compatible = "rockchip,rk3368-i2c", "rockchip,rk3288-i2c";
346		reg = <0x0 0xff150000 0x0 0x1000>;
347		interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
348		#address-cells = <1>;
349		#size-cells = <0>;
350		clock-names = "i2c";
351		clocks = <&cru PCLK_I2C3>;
352		pinctrl-names = "default";
353		pinctrl-0 = <&i2c3_xfer>;
354		status = "disabled";
355	};
356
357	i2c4: i2c@ff160000 {
358		compatible = "rockchip,rk3368-i2c", "rockchip,rk3288-i2c";
359		reg = <0x0 0xff160000 0x0 0x1000>;
360		interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
361		#address-cells = <1>;
362		#size-cells = <0>;
363		clock-names = "i2c";
364		clocks = <&cru PCLK_I2C4>;
365		pinctrl-names = "default";
366		pinctrl-0 = <&i2c4_xfer>;
367		status = "disabled";
368	};
369
370	i2c5: i2c@ff170000 {
371		compatible = "rockchip,rk3368-i2c", "rockchip,rk3288-i2c";
372		reg = <0x0 0xff170000 0x0 0x1000>;
373		interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
374		#address-cells = <1>;
375		#size-cells = <0>;
376		clock-names = "i2c";
377		clocks = <&cru PCLK_I2C5>;
378		pinctrl-names = "default";
379		pinctrl-0 = <&i2c5_xfer>;
380		status = "disabled";
381	};
382
383	uart0: serial@ff180000 {
384		compatible = "rockchip,rk3368-uart", "snps,dw-apb-uart";
385		reg = <0x0 0xff180000 0x0 0x100>;
386		clock-frequency = <24000000>;
387		clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>;
388		clock-names = "baudclk", "apb_pclk";
389		interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
390		reg-shift = <2>;
391		reg-io-width = <4>;
392		pinctrl-names = "default";
393		pinctrl-0 = <&uart0_xfer>;
394		status = "disabled";
395	};
396
397	uart1: serial@ff190000 {
398		compatible = "rockchip,rk3368-uart", "snps,dw-apb-uart";
399		reg = <0x0 0xff190000 0x0 0x100>;
400		clock-frequency = <24000000>;
401		clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>;
402		clock-names = "baudclk", "apb_pclk";
403		interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
404		reg-shift = <2>;
405		reg-io-width = <4>;
406		pinctrl-names = "default";
407		pinctrl-1 = <&uart0_xfer>;
408		status = "disabled";
409	};
410
411	uart3: serial@ff1b0000 {
412		compatible = "rockchip,rk3368-uart", "snps,dw-apb-uart";
413		reg = <0x0 0xff1b0000 0x0 0x100>;
414		clock-frequency = <24000000>;
415		clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>;
416		clock-names = "baudclk", "apb_pclk";
417		interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>;
418		reg-shift = <2>;
419		reg-io-width = <4>;
420		pinctrl-names = "default";
421		pinctrl-0 = <&uart3_xfer>;
422		status = "disabled";
423	};
424
425	uart4: serial@ff1c0000 {
426		compatible = "rockchip,rk3368-uart", "snps,dw-apb-uart";
427		reg = <0x0 0xff1c0000 0x0 0x100>;
428		clock-frequency = <24000000>;
429		clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>;
430		clock-names = "baudclk", "apb_pclk";
431		interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
432		reg-shift = <2>;
433		reg-io-width = <4>;
434		pinctrl-names = "default";
435		pinctrl-0 = <&uart4_xfer>;
436		status = "disabled";
437	};
438
439	thermal-zones {
440		cpu {
441			polling-delay-passive = <100>; /* milliseconds */
442			polling-delay = <5000>; /* milliseconds */
443
444			thermal-sensors = <&tsadc 0>;
445
446			trips {
447				cpu_alert0: cpu_alert0 {
448					temperature = <75000>; /* millicelsius */
449					hysteresis = <2000>; /* millicelsius */
450					type = "passive";
451				};
452				cpu_alert1: cpu_alert1 {
453					temperature = <80000>; /* millicelsius */
454					hysteresis = <2000>; /* millicelsius */
455					type = "passive";
456				};
457				cpu_crit: cpu_crit {
458					temperature = <95000>; /* millicelsius */
459					hysteresis = <2000>; /* millicelsius */
460					type = "critical";
461				};
462			};
463
464			cooling-maps {
465				map0 {
466					trip = <&cpu_alert0>;
467					cooling-device =
468					<&cpu_b0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
469				};
470				map1 {
471					trip = <&cpu_alert1>;
472					cooling-device =
473					<&cpu_l0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
474				};
475			};
476		};
477
478		gpu {
479			polling-delay-passive = <100>; /* milliseconds */
480			polling-delay = <5000>; /* milliseconds */
481
482			thermal-sensors = <&tsadc 1>;
483
484			trips {
485				gpu_alert0: gpu_alert0 {
486					temperature = <80000>; /* millicelsius */
487					hysteresis = <2000>; /* millicelsius */
488					type = "passive";
489				};
490				gpu_crit: gpu_crit {
491					temperature = <115000>; /* millicelsius */
492					hysteresis = <2000>; /* millicelsius */
493					type = "critical";
494				};
495			};
496
497			cooling-maps {
498				map0 {
499					trip = <&gpu_alert0>;
500					cooling-device =
501					<&cpu_b0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
502				};
503			};
504		};
505	};
506
507	tsadc: tsadc@ff280000 {
508		compatible = "rockchip,rk3368-tsadc";
509		reg = <0x0 0xff280000 0x0 0x100>;
510		interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
511		clocks = <&cru SCLK_TSADC>, <&cru PCLK_TSADC>;
512		clock-names = "tsadc", "apb_pclk";
513		resets = <&cru SRST_TSADC>;
514		reset-names = "tsadc-apb";
515		pinctrl-names = "init", "default", "sleep";
516		pinctrl-0 = <&otp_gpio>;
517		pinctrl-1 = <&otp_out>;
518		pinctrl-2 = <&otp_gpio>;
519		#thermal-sensor-cells = <1>;
520		rockchip,hw-tshut-temp = <95000>;
521		status = "disabled";
522	};
523
524	gmac: ethernet@ff290000 {
525		compatible = "rockchip,rk3368-gmac";
526		reg = <0x0 0xff290000 0x0 0x10000>;
527		interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
528		interrupt-names = "macirq";
529		rockchip,grf = <&grf>;
530		clocks = <&cru SCLK_MAC>,
531			<&cru SCLK_MAC_RX>, <&cru SCLK_MAC_TX>,
532			<&cru SCLK_MACREF>, <&cru SCLK_MACREF_OUT>,
533			<&cru ACLK_GMAC>, <&cru PCLK_GMAC>;
534		clock-names = "stmmaceth",
535			"mac_clk_rx", "mac_clk_tx",
536			"clk_mac_ref", "clk_mac_refout",
537			"aclk_mac", "pclk_mac";
538		status = "disabled";
539	};
540
541	usb_host0_ehci: usb@ff500000 {
542		compatible = "generic-ehci";
543		reg = <0x0 0xff500000 0x0 0x100>;
544		interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
545		clocks = <&cru HCLK_HOST0>;
546		clock-names = "usbhost";
547		phys = <&u2phy_host>;
548		phy-names = "usb";
549		status = "disabled";
550	};
551
552	usb_host0_ohci: usb@ff520000 {
553		compatible = "generic-ohci";
554		reg = <0x0 0xff520000 0x0 0x20000>;
555		interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
556		clocks = <&cru HCLK_HOST0>, <&u2phy>;
557		clock-names = "usbhost", "utmi";
558		phys = <&u2phy_host>;
559		phy-names = "usb";
560		status = "disabled";
561	};
562
563	usb_otg: usb@ff580000 {
564		compatible = "rockchip,rk3368-usb", "rockchip,rk3066-usb",
565				"snps,dwc2";
566		reg = <0x0 0xff580000 0x0 0x40000>;
567		interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
568		clocks = <&cru HCLK_OTG0>;
569		clock-names = "otg";
570		dr_mode = "otg";
571		g-np-tx-fifo-size = <16>;
572		g-rx-fifo-size = <275>;
573		g-tx-fifo-size = <256 128 128 64 64 32>;
574		g-use-dma;
575		phys = <&u2phy_otg>;
576		phy-names = "usb2-phy";
577		status = "disabled";
578	};
579
580	i2c0: i2c@ff650000 {
581		compatible = "rockchip,rk3368-i2c", "rockchip,rk3288-i2c";
582		reg = <0x0 0xff650000 0x0 0x1000>;
583		clocks = <&cru PCLK_I2C0>;
584		clock-names = "i2c";
585		interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
586		pinctrl-names = "default";
587		pinctrl-0 = <&i2c0_xfer>;
588		#address-cells = <1>;
589		#size-cells = <0>;
590		status = "disabled";
591	};
592
593	i2c2: i2c@ff660000 {
594		compatible = "rockchip,rk3368-i2c", "rockchip,rk3288-i2c";
595		reg = <0x0 0xff660000 0x0 0x1000>;
596		interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
597		#address-cells = <1>;
598		#size-cells = <0>;
599		clock-names = "i2c";
600		clocks = <&cru PCLK_I2C2>;
601		pinctrl-names = "default";
602		pinctrl-0 = <&i2c2_xfer>;
603		status = "disabled";
604	};
605
606	pwm0: pwm@ff680000 {
607		compatible = "rockchip,rk3368-pwm", "rockchip,rk3288-pwm";
608		reg = <0x0 0xff680000 0x0 0x10>;
609		#pwm-cells = <3>;
610		pinctrl-names = "active";
611		pinctrl-0 = <&pwm0_pin>;
612		clocks = <&cru PCLK_PWM1>;
613		clock-names = "pwm";
614		status = "disabled";
615	};
616
617	pwm1: pwm@ff680010 {
618		compatible = "rockchip,rk3368-pwm", "rockchip,rk3288-pwm";
619		reg = <0x0 0xff680010 0x0 0x10>;
620		#pwm-cells = <3>;
621		pinctrl-names = "active";
622		pinctrl-0 = <&pwm1_pin>;
623		clocks = <&cru PCLK_PWM1>;
624		clock-names = "pwm";
625		status = "disabled";
626	};
627
628	pwm2: pwm@ff680020 {
629		compatible = "rockchip,rk3368-pwm", "rockchip,rk3288-pwm";
630		reg = <0x0 0xff680020 0x0 0x10>;
631		#pwm-cells = <3>;
632		clocks = <&cru PCLK_PWM1>;
633		clock-names = "pwm";
634		status = "disabled";
635	};
636
637	pwm3: pwm@ff680030 {
638		compatible = "rockchip,rk3368-pwm", "rockchip,rk3288-pwm";
639		reg = <0x0 0xff680030 0x0 0x10>;
640		#pwm-cells = <3>;
641		pinctrl-names = "active";
642		pinctrl-0 = <&pwm3_pin>;
643		clocks = <&cru PCLK_PWM1>;
644		clock-names = "pwm";
645		status = "disabled";
646	};
647
648	uart2: serial@ff690000 {
649		compatible = "rockchip,rk3368-uart", "snps,dw-apb-uart";
650		reg = <0x0 0xff690000 0x0 0x100>;
651		clock-frequency = <24000000>;
652		clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
653		clock-names = "baudclk", "apb_pclk";
654		interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
655		pinctrl-names = "default";
656		pinctrl-0 = <&uart2_xfer>;
657		reg-shift = <2>;
658		reg-io-width = <4>;
659		status = "disabled";
660	};
661
662	mbox: mbox@ff6b0000 {
663		compatible = "rockchip,rk3368-mailbox";
664		reg = <0x0 0xff6b0000 0x0 0x1000>;
665		interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>,
666			     <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>,
667			     <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>,
668			     <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
669		clocks = <&cru PCLK_MAILBOX>;
670		clock-names = "pclk_mailbox";
671		#mbox-cells = <1>;
672	};
673
674	pmugrf: syscon@ff738000 {
675		compatible = "rockchip,rk3368-pmugrf", "syscon";
676		reg = <0x0 0xff738000 0x0 0x1000>;
677	};
678
679	sgrf: syscon@ff740000 {
680	        compatible = "rockchip,rk3368-sgrf", "syscon";
681		reg = <0x0 0xff740000 0x0 0x1000>;
682	};
683
684	cru: clock-controller@ff760000 {
685		compatible = "rockchip,rk3368-cru";
686		reg = <0x0 0xff760000 0x0 0x1000>;
687		rockchip,grf = <&grf>;
688		#clock-cells = <1>;
689		#reset-cells = <1>;
690	};
691
692	grf: syscon@ff770000 {
693		compatible = "rockchip,rk3368-grf", "syscon";
694		reg = <0x0 0xff770000 0x0 0x1000>;
695		#address-cells = <1>;
696		#size-cells = <1>;
697
698		u2phy: usb2-phy@700 {
699			compatible = "rockchip,rk3368-usb2phy";
700			reg = <0x700 0x2c>;
701			clocks = <&cru SCLK_OTGPHY0>;
702			clock-names = "phyclk";
703			#clock-cells = <0>;
704			clock-output-names = "usbotg_out";
705			assigned-clocks = <&cru SCLK_USBPHY480M>;
706			assigned-clock-parents = <&u2phy>;
707			status = "disabled";
708
709			u2phy_otg: otg-port {
710				#phy-cells = <0>;
711				interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>,
712					     <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>,
713					     <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
714				interrupt-names = "otg-bvalid", "otg-id",
715						  "linestate";
716				status = "disabled";
717			};
718
719			u2phy_host: host-port {
720				#phy-cells = <0>;
721				interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
722				interrupt-names = "linestate";
723				status = "disabled";
724			};
725		};
726	};
727
728	wdt: watchdog@ff800000 {
729		compatible = "rockchip,rk3368-wdt", "snps,dw-wdt";
730		reg = <0x0 0xff800000 0x0 0x100>;
731		clocks = <&cru PCLK_WDT>;
732		interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
733		status = "disabled";
734	};
735
736	timer0: timer@ff810000 {
737		compatible = "rockchip,rk3368-timer", "rockchip,rk3288-timer";
738		reg = <0x0 0xff810000 0x0 0x20>;
739		interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
740	};
741
742	gic: interrupt-controller@ffb71000 {
743		compatible = "arm,gic-400";
744		interrupt-controller;
745		#interrupt-cells = <3>;
746		#address-cells = <0>;
747
748		reg = <0x0 0xffb71000 0x0 0x1000>,
749		      <0x0 0xffb72000 0x0 0x1000>,
750		      <0x0 0xffb74000 0x0 0x2000>,
751		      <0x0 0xffb76000 0x0 0x2000>;
752		interrupts = <GIC_PPI 9
753		      (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>;
754	};
755
756	pinctrl: pinctrl {
757		compatible = "rockchip,rk3368-pinctrl";
758		rockchip,grf = <&grf>;
759		rockchip,pmu = <&pmugrf>;
760		#address-cells = <0x2>;
761		#size-cells = <0x2>;
762		ranges;
763
764		gpio0: gpio0@ff750000 {
765			compatible = "rockchip,gpio-bank";
766			reg = <0x0 0xff750000 0x0 0x100>;
767			clocks = <&cru PCLK_GPIO0>;
768			interrupts = <GIC_SPI 0x51 IRQ_TYPE_LEVEL_HIGH>;
769
770			gpio-controller;
771			#gpio-cells = <0x2>;
772
773			interrupt-controller;
774			#interrupt-cells = <0x2>;
775		};
776
777		gpio1: gpio1@ff780000 {
778			compatible = "rockchip,gpio-bank";
779			reg = <0x0 0xff780000 0x0 0x100>;
780			clocks = <&cru PCLK_GPIO1>;
781			interrupts = <GIC_SPI 0x52 IRQ_TYPE_LEVEL_HIGH>;
782
783			gpio-controller;
784			#gpio-cells = <0x2>;
785
786			interrupt-controller;
787			#interrupt-cells = <0x2>;
788		};
789
790		gpio2: gpio2@ff790000 {
791			compatible = "rockchip,gpio-bank";
792			reg = <0x0 0xff790000 0x0 0x100>;
793			clocks = <&cru PCLK_GPIO2>;
794			interrupts = <GIC_SPI 0x53 IRQ_TYPE_LEVEL_HIGH>;
795
796			gpio-controller;
797			#gpio-cells = <0x2>;
798
799			interrupt-controller;
800			#interrupt-cells = <0x2>;
801		};
802
803		gpio3: gpio3@ff7a0000 {
804			compatible = "rockchip,gpio-bank";
805			reg = <0x0 0xff7a0000 0x0 0x100>;
806			clocks = <&cru PCLK_GPIO3>;
807			interrupts = <GIC_SPI 0x54 IRQ_TYPE_LEVEL_HIGH>;
808
809			gpio-controller;
810			#gpio-cells = <0x2>;
811
812			interrupt-controller;
813			#interrupt-cells = <0x2>;
814		};
815
816		pcfg_pull_up: pcfg-pull-up {
817			bias-pull-up;
818		};
819
820		pcfg_pull_down: pcfg-pull-down {
821			bias-pull-down;
822		};
823
824		pcfg_pull_none: pcfg-pull-none {
825			bias-disable;
826		};
827
828		pcfg_pull_none_12ma: pcfg-pull-none-12ma {
829			bias-disable;
830			drive-strength = <12>;
831		};
832
833		emmc {
834			emmc_clk: emmc-clk {
835				rockchip,pins = <2 4 RK_FUNC_2 &pcfg_pull_none>;
836			};
837
838			emmc_cmd: emmc-cmd {
839				rockchip,pins = <1 26 RK_FUNC_2 &pcfg_pull_up>;
840			};
841
842			emmc_pwr: emmc-pwr {
843				rockchip,pins = <1 27 RK_FUNC_2 &pcfg_pull_up>;
844			};
845
846			emmc_bus1: emmc-bus1 {
847				rockchip,pins = <1 18 RK_FUNC_2 &pcfg_pull_up>;
848			};
849
850			emmc_bus4: emmc-bus4 {
851				rockchip,pins = <1 18 RK_FUNC_2 &pcfg_pull_up>,
852						<1 19 RK_FUNC_2 &pcfg_pull_up>,
853						<1 20 RK_FUNC_2 &pcfg_pull_up>,
854						<1 21 RK_FUNC_2 &pcfg_pull_up>;
855			};
856
857			emmc_bus8: emmc-bus8 {
858				rockchip,pins = <1 18 RK_FUNC_2 &pcfg_pull_up>,
859						<1 19 RK_FUNC_2 &pcfg_pull_up>,
860						<1 20 RK_FUNC_2 &pcfg_pull_up>,
861						<1 21 RK_FUNC_2 &pcfg_pull_up>,
862						<1 22 RK_FUNC_2 &pcfg_pull_up>,
863						<1 23 RK_FUNC_2 &pcfg_pull_up>,
864						<1 24 RK_FUNC_2 &pcfg_pull_up>,
865						<1 25 RK_FUNC_2 &pcfg_pull_up>;
866			};
867		};
868
869		gmac {
870			rgmii_pins: rgmii-pins {
871				rockchip,pins =	<3 22 RK_FUNC_1 &pcfg_pull_none>,
872						<3 24 RK_FUNC_1 &pcfg_pull_none>,
873						<3 19 RK_FUNC_1 &pcfg_pull_none>,
874						<3 8 RK_FUNC_1 &pcfg_pull_none_12ma>,
875						<3 9 RK_FUNC_1 &pcfg_pull_none_12ma>,
876						<3 10 RK_FUNC_1 &pcfg_pull_none_12ma>,
877						<3 14 RK_FUNC_1 &pcfg_pull_none_12ma>,
878						<3 28 RK_FUNC_1 &pcfg_pull_none_12ma>,
879						<3 13 RK_FUNC_1 &pcfg_pull_none_12ma>,
880						<3 15 RK_FUNC_1 &pcfg_pull_none>,
881						<3 16 RK_FUNC_1 &pcfg_pull_none>,
882						<3 17 RK_FUNC_1 &pcfg_pull_none>,
883						<3 18 RK_FUNC_1 &pcfg_pull_none>,
884						<3 25 RK_FUNC_1 &pcfg_pull_none>,
885						<3 20 RK_FUNC_1 &pcfg_pull_none>;
886			};
887
888			rmii_pins: rmii-pins {
889				rockchip,pins =	<3 22 RK_FUNC_1 &pcfg_pull_none>,
890						<3 24 RK_FUNC_1 &pcfg_pull_none>,
891						<3 19 RK_FUNC_1 &pcfg_pull_none>,
892						<3 8 RK_FUNC_1 &pcfg_pull_none_12ma>,
893						<3 9 RK_FUNC_1 &pcfg_pull_none_12ma>,
894						<3 13 RK_FUNC_1 &pcfg_pull_none_12ma>,
895						<3 15 RK_FUNC_1 &pcfg_pull_none>,
896						<3 16 RK_FUNC_1 &pcfg_pull_none>,
897						<3 20 RK_FUNC_1 &pcfg_pull_none>,
898						<3 21 RK_FUNC_1 &pcfg_pull_none>;
899			};
900		};
901
902		i2c0 {
903			i2c0_xfer: i2c0-xfer {
904				rockchip,pins = <0 6 RK_FUNC_1 &pcfg_pull_none>,
905						<0 7 RK_FUNC_1 &pcfg_pull_none>;
906			};
907		};
908
909		i2c1 {
910			i2c1_xfer: i2c1-xfer {
911				rockchip,pins = <2 21 RK_FUNC_1 &pcfg_pull_none>,
912						<2 22 RK_FUNC_1 &pcfg_pull_none>;
913			};
914		};
915
916		i2c2 {
917			i2c2_xfer: i2c2-xfer {
918				rockchip,pins = <0 9 RK_FUNC_2 &pcfg_pull_none>,
919						<3 31 RK_FUNC_2 &pcfg_pull_none>;
920			};
921		};
922
923		i2c3 {
924			i2c3_xfer: i2c3-xfer {
925				rockchip,pins = <1 16 RK_FUNC_1 &pcfg_pull_none>,
926						<1 17 RK_FUNC_1 &pcfg_pull_none>;
927			};
928		};
929
930		i2c4 {
931			i2c4_xfer: i2c4-xfer {
932				rockchip,pins = <3 24 RK_FUNC_2 &pcfg_pull_none>,
933						<3 25 RK_FUNC_2 &pcfg_pull_none>;
934			};
935		};
936
937		i2c5 {
938			i2c5_xfer: i2c5-xfer {
939				rockchip,pins = <3 26 RK_FUNC_2 &pcfg_pull_none>,
940						<3 27 RK_FUNC_2 &pcfg_pull_none>;
941			};
942		};
943
944		pwm0 {
945			pwm0_pin: pwm0-pin {
946				rockchip,pins = <3 8 RK_FUNC_2 &pcfg_pull_none>;
947			};
948		};
949
950		pwm1 {
951			pwm1_pin: pwm1-pin {
952				rockchip,pins = <0 8 RK_FUNC_2 &pcfg_pull_none>;
953			};
954		};
955
956		pwm3 {
957			pwm3_pin: pwm3-pin {
958				rockchip,pins = <3 29 RK_FUNC_3 &pcfg_pull_none>;
959			};
960		};
961
962		sdio0 {
963			sdio0_bus1: sdio0-bus1 {
964				rockchip,pins = <2 28 RK_FUNC_1 &pcfg_pull_up>;
965			};
966
967			sdio0_bus4: sdio0-bus4 {
968				rockchip,pins = <2 28 RK_FUNC_1 &pcfg_pull_up>,
969						<2 29 RK_FUNC_1 &pcfg_pull_up>,
970						<2 30 RK_FUNC_1 &pcfg_pull_up>,
971						<2 31 RK_FUNC_1 &pcfg_pull_up>;
972			};
973
974			sdio0_cmd: sdio0-cmd {
975				rockchip,pins = <3 0 RK_FUNC_1 &pcfg_pull_up>;
976			};
977
978			sdio0_clk: sdio0-clk {
979				rockchip,pins = <3 1 RK_FUNC_1 &pcfg_pull_none>;
980			};
981
982			sdio0_cd: sdio0-cd {
983				rockchip,pins = <3 2 RK_FUNC_1 &pcfg_pull_up>;
984			};
985
986			sdio0_wp: sdio0-wp {
987				rockchip,pins = <3 3 RK_FUNC_1 &pcfg_pull_up>;
988			};
989
990			sdio0_pwr: sdio0-pwr {
991				rockchip,pins = <3 4 RK_FUNC_1 &pcfg_pull_up>;
992			};
993
994			sdio0_bkpwr: sdio0-bkpwr {
995				rockchip,pins = <3 5 RK_FUNC_1 &pcfg_pull_up>;
996			};
997
998			sdio0_int: sdio0-int {
999				rockchip,pins = <3 6 RK_FUNC_1 &pcfg_pull_up>;
1000			};
1001		};
1002
1003		sdmmc {
1004			sdmmc_clk: sdmmc-clk {
1005				rockchip,pins = <2 9 RK_FUNC_1 &pcfg_pull_none>;
1006			};
1007
1008			sdmmc_cmd: sdmmc-cmd {
1009				rockchip,pins = <2 10 RK_FUNC_1 &pcfg_pull_up>;
1010			};
1011
1012			sdmmc_cd: sdmmc-cd {
1013				rockchip,pins = <2 11 RK_FUNC_1 &pcfg_pull_up>;
1014			};
1015
1016			sdmmc_bus1: sdmmc-bus1 {
1017				rockchip,pins = <2 5 RK_FUNC_1 &pcfg_pull_up>;
1018			};
1019
1020			sdmmc_bus4: sdmmc-bus4 {
1021				rockchip,pins = <2 5 RK_FUNC_1 &pcfg_pull_up>,
1022						<2 6 RK_FUNC_1 &pcfg_pull_up>,
1023						<2 7 RK_FUNC_1 &pcfg_pull_up>,
1024						<2 8 RK_FUNC_1 &pcfg_pull_up>;
1025			};
1026		};
1027
1028		spi0 {
1029			spi0_clk: spi0-clk {
1030				rockchip,pins = <1 29 RK_FUNC_2 &pcfg_pull_up>;
1031			};
1032			spi0_cs0: spi0-cs0 {
1033				rockchip,pins = <1 24 RK_FUNC_3 &pcfg_pull_up>;
1034			};
1035			spi0_cs1: spi0-cs1 {
1036				rockchip,pins = <1 25 RK_FUNC_3 &pcfg_pull_up>;
1037			};
1038			spi0_tx: spi0-tx {
1039				rockchip,pins = <1 23 RK_FUNC_3 &pcfg_pull_up>;
1040			};
1041			spi0_rx: spi0-rx {
1042				rockchip,pins = <1 22 RK_FUNC_3 &pcfg_pull_up>;
1043			};
1044		};
1045
1046		spi1 {
1047			spi1_clk: spi1-clk {
1048				rockchip,pins = <1 14 RK_FUNC_2 &pcfg_pull_up>;
1049			};
1050			spi1_cs0: spi1-cs0 {
1051				rockchip,pins = <1 15 RK_FUNC_2 &pcfg_pull_up>;
1052			};
1053			spi1_cs1: spi1-cs1 {
1054				rockchip,pins = <3 28 RK_FUNC_2 &pcfg_pull_up>;
1055			};
1056			spi1_rx: spi1-rx {
1057				rockchip,pins = <1 16 RK_FUNC_2 &pcfg_pull_up>;
1058			};
1059			spi1_tx: spi1-tx {
1060				rockchip,pins = <1 17 RK_FUNC_2 &pcfg_pull_up>;
1061			};
1062		};
1063
1064		spi2 {
1065			spi2_clk: spi2-clk {
1066				rockchip,pins = <0 12 RK_FUNC_2 &pcfg_pull_up>;
1067			};
1068			spi2_cs0: spi2-cs0 {
1069				rockchip,pins = <0 13 RK_FUNC_2 &pcfg_pull_up>;
1070			};
1071			spi2_rx: spi2-rx {
1072				rockchip,pins = <0 10 RK_FUNC_2 &pcfg_pull_up>;
1073			};
1074			spi2_tx: spi2-tx {
1075				rockchip,pins = <0 11 RK_FUNC_2 &pcfg_pull_up>;
1076			};
1077		};
1078
1079		tsadc {
1080			otp_gpio: otp-gpio {
1081				rockchip,pins = <0 3 RK_FUNC_GPIO &pcfg_pull_none>;
1082			};
1083
1084			otp_out: otp-out {
1085				rockchip,pins = <0 3 RK_FUNC_1 &pcfg_pull_none>;
1086			};
1087		};
1088
1089		uart0 {
1090			uart0_xfer: uart0-xfer {
1091				rockchip,pins = <2 24 RK_FUNC_1 &pcfg_pull_up>,
1092						<2 25 RK_FUNC_1 &pcfg_pull_none>;
1093			};
1094
1095			uart0_cts: uart0-cts {
1096				rockchip,pins = <2 26 RK_FUNC_1 &pcfg_pull_none>;
1097			};
1098
1099			uart0_rts: uart0-rts {
1100				rockchip,pins = <2 27 RK_FUNC_1 &pcfg_pull_none>;
1101			};
1102		};
1103
1104		uart1 {
1105			uart1_xfer: uart1-xfer {
1106				rockchip,pins = <0 20 RK_FUNC_3 &pcfg_pull_up>,
1107						<0 21 RK_FUNC_3 &pcfg_pull_none>;
1108			};
1109
1110			uart1_cts: uart1-cts {
1111				rockchip,pins = <0 22 RK_FUNC_3 &pcfg_pull_none>;
1112			};
1113
1114			uart1_rts: uart1-rts {
1115				rockchip,pins = <0 23 RK_FUNC_3 &pcfg_pull_none>;
1116			};
1117		};
1118
1119		uart2 {
1120			uart2_xfer: uart2-xfer {
1121				rockchip,pins = <2 6 RK_FUNC_2 &pcfg_pull_up>,
1122						<2 5 RK_FUNC_2 &pcfg_pull_none>;
1123			};
1124			/* no rts / cts for uart2 */
1125		};
1126
1127		uart3 {
1128			uart3_xfer: uart3-xfer {
1129				rockchip,pins = <3 29 RK_FUNC_2 &pcfg_pull_up>,
1130						<3 30 RK_FUNC_3 &pcfg_pull_none>;
1131			};
1132
1133			uart3_cts: uart3-cts {
1134				rockchip,pins = <3 16 RK_FUNC_2 &pcfg_pull_none>;
1135			};
1136
1137			uart3_rts: uart3-rts {
1138				rockchip,pins = <3 17 RK_FUNC_2 &pcfg_pull_none>;
1139			};
1140		};
1141
1142		uart4 {
1143			uart4_xfer: uart4-xfer {
1144				rockchip,pins = <0 27 RK_FUNC_3 &pcfg_pull_up>,
1145						<0 26 RK_FUNC_3 &pcfg_pull_none>;
1146			};
1147
1148			uart4_cts: uart4-cts {
1149				rockchip,pins = <0 24 RK_FUNC_3 &pcfg_pull_none>;
1150			};
1151
1152			uart4_rts: uart4-rts {
1153				rockchip,pins = <0 25 RK_FUNC_3 &pcfg_pull_none>;
1154			};
1155		};
1156	};
1157};
1158