xref: /rk3399_rockchip-uboot/arch/arm/cpu/armv8/fsl-layerscape/soc.c (revision 00caae6d47645e68d6e5277aceb69592b49381a6)
19f3183d2SMingkai Hu /*
29f3183d2SMingkai Hu  * Copyright 2014-2015 Freescale Semiconductor
39f3183d2SMingkai Hu  *
49f3183d2SMingkai Hu  * SPDX-License-Identifier:	GPL-2.0+
59f3183d2SMingkai Hu  */
69f3183d2SMingkai Hu 
79f3183d2SMingkai Hu #include <common.h>
89f3183d2SMingkai Hu #include <fsl_ifc.h>
9989c5f0aSTang Yuantian #include <ahci.h>
10989c5f0aSTang Yuantian #include <scsi.h>
11b392a6d4SHou Zhiqiang #include <asm/arch/fsl_serdes.h>
129f3183d2SMingkai Hu #include <asm/arch/soc.h>
139f3183d2SMingkai Hu #include <asm/io.h>
149f3183d2SMingkai Hu #include <asm/global_data.h>
15b4017364SPrabhakar Kushwaha #include <asm/arch-fsl-layerscape/config.h>
16b392a6d4SHou Zhiqiang #ifdef CONFIG_LAYERSCAPE_NS_ACCESS
17341238fdSHou Zhiqiang #include <fsl_csu.h>
18b392a6d4SHou Zhiqiang #endif
19b7f2bbffSPrabhakar Kushwaha #ifdef CONFIG_SYS_FSL_DDR
20074596c0SShengzhou Liu #include <fsl_ddr_sdram.h>
21074596c0SShengzhou Liu #include <fsl_ddr.h>
22b7f2bbffSPrabhakar Kushwaha #endif
23d0412885SAneesh Bansal #ifdef CONFIG_CHAIN_OF_TRUST
24d0412885SAneesh Bansal #include <fsl_validate.h>
25d0412885SAneesh Bansal #endif
269f3183d2SMingkai Hu 
279f3183d2SMingkai Hu DECLARE_GLOBAL_DATA_PTR;
289f3183d2SMingkai Hu 
soc_has_dp_ddr(void)293c1d218aSYork Sun bool soc_has_dp_ddr(void)
303c1d218aSYork Sun {
313c1d218aSYork Sun 	struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
323c1d218aSYork Sun 	u32 svr = gur_in32(&gur->svr);
333c1d218aSYork Sun 
349ae836cdSPriyanka Jain 	/* LS2085A, LS2088A, LS2048A has DP_DDR */
359ae836cdSPriyanka Jain 	if ((SVR_SOC_VER(svr) == SVR_LS2085A) ||
369ae836cdSPriyanka Jain 	    (SVR_SOC_VER(svr) == SVR_LS2088A) ||
379ae836cdSPriyanka Jain 	    (SVR_SOC_VER(svr) == SVR_LS2048A))
383c1d218aSYork Sun 		return true;
393c1d218aSYork Sun 
403c1d218aSYork Sun 	return false;
413c1d218aSYork Sun }
423c1d218aSYork Sun 
soc_has_aiop(void)433c1d218aSYork Sun bool soc_has_aiop(void)
443c1d218aSYork Sun {
453c1d218aSYork Sun 	struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
463c1d218aSYork Sun 	u32 svr = gur_in32(&gur->svr);
473c1d218aSYork Sun 
483c1d218aSYork Sun 	/* LS2085A has AIOP */
4949cdce16SPrabhakar Kushwaha 	if (SVR_SOC_VER(svr) == SVR_LS2085A)
503c1d218aSYork Sun 		return true;
513c1d218aSYork Sun 
523c1d218aSYork Sun 	return false;
533c1d218aSYork Sun }
543c1d218aSYork Sun 
5540836e21SShengzhou Liu #if defined(CONFIG_FSL_LSCH3)
56000f4e76SYao Yuan /*
57000f4e76SYao Yuan  * This erratum requires setting a value to eddrtqcr1 to
58000f4e76SYao Yuan  * optimal the DDR performance.
59000f4e76SYao Yuan  */
erratum_a008336(void)60000f4e76SYao Yuan static void erratum_a008336(void)
61000f4e76SYao Yuan {
6240836e21SShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A008336
63000f4e76SYao Yuan 	u32 *eddrtqcr1;
64000f4e76SYao Yuan 
65000f4e76SYao Yuan #ifdef CONFIG_SYS_FSL_DCSR_DDR_ADDR
66000f4e76SYao Yuan 	eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR_ADDR + 0x800;
671a87c24fSShengzhou Liu 	if (fsl_ddr_get_version(0) == 0x50200)
68000f4e76SYao Yuan 		out_le32(eddrtqcr1, 0x63b30002);
69000f4e76SYao Yuan #endif
70000f4e76SYao Yuan #ifdef CONFIG_SYS_FSL_DCSR_DDR2_ADDR
71000f4e76SYao Yuan 	eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR2_ADDR + 0x800;
721a87c24fSShengzhou Liu 	if (fsl_ddr_get_version(0) == 0x50200)
73000f4e76SYao Yuan 		out_le32(eddrtqcr1, 0x63b30002);
74000f4e76SYao Yuan #endif
75000f4e76SYao Yuan #endif
76000f4e76SYao Yuan }
77000f4e76SYao Yuan 
78000f4e76SYao Yuan /*
79000f4e76SYao Yuan  * This erratum requires a register write before being Memory
80000f4e76SYao Yuan  * controller 3 being enabled.
81000f4e76SYao Yuan  */
erratum_a008514(void)82000f4e76SYao Yuan static void erratum_a008514(void)
83000f4e76SYao Yuan {
8440836e21SShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A008514
85000f4e76SYao Yuan 	u32 *eddrtqcr1;
86000f4e76SYao Yuan 
87000f4e76SYao Yuan #ifdef CONFIG_SYS_FSL_DCSR_DDR3_ADDR
88000f4e76SYao Yuan 	eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR3_ADDR + 0x800;
89000f4e76SYao Yuan 	out_le32(eddrtqcr1, 0x63b20002);
90000f4e76SYao Yuan #endif
91000f4e76SYao Yuan #endif
92000f4e76SYao Yuan }
93b4017364SPrabhakar Kushwaha #ifdef CONFIG_SYS_FSL_ERRATUM_A009635
94b4017364SPrabhakar Kushwaha #define PLATFORM_CYCLE_ENV_VAR	"a009635_interval_val"
95b4017364SPrabhakar Kushwaha 
get_internval_val_mhz(void)96b4017364SPrabhakar Kushwaha static unsigned long get_internval_val_mhz(void)
97b4017364SPrabhakar Kushwaha {
98*00caae6dSSimon Glass 	char *interval = env_get(PLATFORM_CYCLE_ENV_VAR);
99b4017364SPrabhakar Kushwaha 	/*
100b4017364SPrabhakar Kushwaha 	 *  interval is the number of platform cycles(MHz) between
101b4017364SPrabhakar Kushwaha 	 *  wake up events generated by EPU.
102b4017364SPrabhakar Kushwaha 	 */
103b4017364SPrabhakar Kushwaha 	ulong interval_mhz = get_bus_freq(0) / (1000 * 1000);
104b4017364SPrabhakar Kushwaha 
105b4017364SPrabhakar Kushwaha 	if (interval)
106b4017364SPrabhakar Kushwaha 		interval_mhz = simple_strtoul(interval, NULL, 10);
107b4017364SPrabhakar Kushwaha 
108b4017364SPrabhakar Kushwaha 	return interval_mhz;
109b4017364SPrabhakar Kushwaha }
110b4017364SPrabhakar Kushwaha 
erratum_a009635(void)111b4017364SPrabhakar Kushwaha void erratum_a009635(void)
112b4017364SPrabhakar Kushwaha {
113b4017364SPrabhakar Kushwaha 	u32 val;
114b4017364SPrabhakar Kushwaha 	unsigned long interval_mhz = get_internval_val_mhz();
115b4017364SPrabhakar Kushwaha 
116b4017364SPrabhakar Kushwaha 	if (!interval_mhz)
117b4017364SPrabhakar Kushwaha 		return;
118b4017364SPrabhakar Kushwaha 
119b4017364SPrabhakar Kushwaha 	val = in_le32(DCSR_CGACRE5);
120b4017364SPrabhakar Kushwaha 	writel(val | 0x00000200, DCSR_CGACRE5);
121b4017364SPrabhakar Kushwaha 
122b4017364SPrabhakar Kushwaha 	val = in_le32(EPU_EPCMPR5);
123b4017364SPrabhakar Kushwaha 	writel(interval_mhz, EPU_EPCMPR5);
124b4017364SPrabhakar Kushwaha 	val = in_le32(EPU_EPCCR5);
125b4017364SPrabhakar Kushwaha 	writel(val | 0x82820000, EPU_EPCCR5);
126b4017364SPrabhakar Kushwaha 	val = in_le32(EPU_EPSMCR5);
127b4017364SPrabhakar Kushwaha 	writel(val | 0x002f0000, EPU_EPSMCR5);
128b4017364SPrabhakar Kushwaha 	val = in_le32(EPU_EPECR5);
129b4017364SPrabhakar Kushwaha 	writel(val | 0x20000000, EPU_EPECR5);
130b4017364SPrabhakar Kushwaha 	val = in_le32(EPU_EPGCR);
131b4017364SPrabhakar Kushwaha 	writel(val | 0x80000000, EPU_EPGCR);
132b4017364SPrabhakar Kushwaha }
133b4017364SPrabhakar Kushwaha #endif	/* CONFIG_SYS_FSL_ERRATUM_A009635 */
134b4017364SPrabhakar Kushwaha 
erratum_rcw_src(void)1359f3183d2SMingkai Hu static void erratum_rcw_src(void)
1369f3183d2SMingkai Hu {
137faed6bdeSSantan Kumar #if defined(CONFIG_SPL) && defined(CONFIG_NAND_BOOT)
1389f3183d2SMingkai Hu 	u32 __iomem *dcfg_ccsr = (u32 __iomem *)DCFG_BASE;
1399f3183d2SMingkai Hu 	u32 __iomem *dcfg_dcsr = (u32 __iomem *)DCFG_DCSR_BASE;
1409f3183d2SMingkai Hu 	u32 val;
1419f3183d2SMingkai Hu 
1429f3183d2SMingkai Hu 	val = in_le32(dcfg_ccsr + DCFG_PORSR1 / 4);
1439f3183d2SMingkai Hu 	val &= ~DCFG_PORSR1_RCW_SRC;
1449f3183d2SMingkai Hu 	val |= DCFG_PORSR1_RCW_SRC_NOR;
1459f3183d2SMingkai Hu 	out_le32(dcfg_dcsr + DCFG_DCSR_PORCR1 / 4, val);
1469f3183d2SMingkai Hu #endif
1479f3183d2SMingkai Hu }
1489f3183d2SMingkai Hu 
1499f3183d2SMingkai Hu #define I2C_DEBUG_REG 0x6
1509f3183d2SMingkai Hu #define I2C_GLITCH_EN 0x8
1519f3183d2SMingkai Hu /*
1529f3183d2SMingkai Hu  * This erratum requires setting glitch_en bit to enable
1539f3183d2SMingkai Hu  * digital glitch filter to improve clock stability.
1549f3183d2SMingkai Hu  */
155dd48f0bfSAshish kumar #ifdef CONFIG_SYS_FSL_ERRATUM_A009203
erratum_a009203(void)1569f3183d2SMingkai Hu static void erratum_a009203(void)
1579f3183d2SMingkai Hu {
1589f3183d2SMingkai Hu 	u8 __iomem *ptr;
1599f3183d2SMingkai Hu #ifdef CONFIG_SYS_I2C
1609f3183d2SMingkai Hu #ifdef I2C1_BASE_ADDR
1619f3183d2SMingkai Hu 	ptr = (u8 __iomem *)(I2C1_BASE_ADDR + I2C_DEBUG_REG);
1629f3183d2SMingkai Hu 
1639f3183d2SMingkai Hu 	writeb(I2C_GLITCH_EN, ptr);
1649f3183d2SMingkai Hu #endif
1659f3183d2SMingkai Hu #ifdef I2C2_BASE_ADDR
1669f3183d2SMingkai Hu 	ptr = (u8 __iomem *)(I2C2_BASE_ADDR + I2C_DEBUG_REG);
1679f3183d2SMingkai Hu 
1689f3183d2SMingkai Hu 	writeb(I2C_GLITCH_EN, ptr);
1699f3183d2SMingkai Hu #endif
1709f3183d2SMingkai Hu #ifdef I2C3_BASE_ADDR
1719f3183d2SMingkai Hu 	ptr = (u8 __iomem *)(I2C3_BASE_ADDR + I2C_DEBUG_REG);
1729f3183d2SMingkai Hu 
1739f3183d2SMingkai Hu 	writeb(I2C_GLITCH_EN, ptr);
1749f3183d2SMingkai Hu #endif
1759f3183d2SMingkai Hu #ifdef I2C4_BASE_ADDR
1769f3183d2SMingkai Hu 	ptr = (u8 __iomem *)(I2C4_BASE_ADDR + I2C_DEBUG_REG);
1779f3183d2SMingkai Hu 
1789f3183d2SMingkai Hu 	writeb(I2C_GLITCH_EN, ptr);
1799f3183d2SMingkai Hu #endif
1809f3183d2SMingkai Hu #endif
1819f3183d2SMingkai Hu }
182dd48f0bfSAshish kumar #endif
18340836e21SShengzhou Liu 
bypass_smmu(void)1844a97a0c9SSaksham Jain void bypass_smmu(void)
1854a97a0c9SSaksham Jain {
1864a97a0c9SSaksham Jain 	u32 val;
1874a97a0c9SSaksham Jain 	val = (in_le32(SMMU_SCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
1884a97a0c9SSaksham Jain 	out_le32(SMMU_SCR0, val);
1894a97a0c9SSaksham Jain 	val = (in_le32(SMMU_NSCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
1904a97a0c9SSaksham Jain 	out_le32(SMMU_NSCR0, val);
1914a97a0c9SSaksham Jain }
fsl_lsch3_early_init_f(void)1929f3183d2SMingkai Hu void fsl_lsch3_early_init_f(void)
1939f3183d2SMingkai Hu {
1949f3183d2SMingkai Hu 	erratum_rcw_src();
1959f3183d2SMingkai Hu 	init_early_memctl_regs();	/* tighten IFC timing */
196dd48f0bfSAshish kumar #ifdef CONFIG_SYS_FSL_ERRATUM_A009203
1979f3183d2SMingkai Hu 	erratum_a009203();
198dd48f0bfSAshish kumar #endif
199000f4e76SYao Yuan 	erratum_a008514();
200000f4e76SYao Yuan 	erratum_a008336();
2014a97a0c9SSaksham Jain #ifdef CONFIG_CHAIN_OF_TRUST
2024a97a0c9SSaksham Jain 	/* In case of Secure Boot, the IBR configures the SMMU
2034a97a0c9SSaksham Jain 	* to allow only Secure transactions.
2044a97a0c9SSaksham Jain 	* SMMU must be reset in bypass mode.
2054a97a0c9SSaksham Jain 	* Set the ClientPD bit and Clear the USFCFG Bit
2064a97a0c9SSaksham Jain 	*/
2074a97a0c9SSaksham Jain 	if (fsl_check_boot_mode_secure() == 1)
2084a97a0c9SSaksham Jain 		bypass_smmu();
2094a97a0c9SSaksham Jain #endif
2109f3183d2SMingkai Hu }
2118281c58fSMingkai Hu 
212989c5f0aSTang Yuantian #ifdef CONFIG_SCSI_AHCI_PLAT
sata_init(void)213989c5f0aSTang Yuantian int sata_init(void)
214989c5f0aSTang Yuantian {
215989c5f0aSTang Yuantian 	struct ccsr_ahci __iomem *ccsr_ahci;
216989c5f0aSTang Yuantian 
217989c5f0aSTang Yuantian 	ccsr_ahci  = (void *)CONFIG_SYS_SATA2;
218989c5f0aSTang Yuantian 	out_le32(&ccsr_ahci->ppcfg, AHCI_PORT_PHY_1_CFG);
219989c5f0aSTang Yuantian 	out_le32(&ccsr_ahci->ptc, AHCI_PORT_TRANS_CFG);
220435cca16STang Yuantian 	out_le32(&ccsr_ahci->axicc, AHCI_PORT_AXICC_CFG);
221989c5f0aSTang Yuantian 
222989c5f0aSTang Yuantian 	ccsr_ahci  = (void *)CONFIG_SYS_SATA1;
223989c5f0aSTang Yuantian 	out_le32(&ccsr_ahci->ppcfg, AHCI_PORT_PHY_1_CFG);
224989c5f0aSTang Yuantian 	out_le32(&ccsr_ahci->ptc, AHCI_PORT_TRANS_CFG);
225435cca16STang Yuantian 	out_le32(&ccsr_ahci->axicc, AHCI_PORT_AXICC_CFG);
226989c5f0aSTang Yuantian 
227989c5f0aSTang Yuantian 	ahci_init((void __iomem *)CONFIG_SYS_SATA1);
2288eab1a58SSimon Glass 	scsi_scan(false);
229989c5f0aSTang Yuantian 
230989c5f0aSTang Yuantian 	return 0;
231989c5f0aSTang Yuantian }
232989c5f0aSTang Yuantian #endif
233989c5f0aSTang Yuantian 
23422a44d08SPrabhakar Kushwaha #elif defined(CONFIG_FSL_LSCH2)
235989c5f0aSTang Yuantian #ifdef CONFIG_SCSI_AHCI_PLAT
sata_init(void)236989c5f0aSTang Yuantian int sata_init(void)
237989c5f0aSTang Yuantian {
238989c5f0aSTang Yuantian 	struct ccsr_ahci __iomem *ccsr_ahci = (void *)CONFIG_SYS_SATA;
239989c5f0aSTang Yuantian 
2401b2b4066SShaohui Xie 	/* Disable SATA ECC */
2411b2b4066SShaohui Xie 	out_le32((void *)CONFIG_SYS_DCSR_DCFG_ADDR + 0x520, 0x80000000);
242989c5f0aSTang Yuantian 	out_le32(&ccsr_ahci->ppcfg, AHCI_PORT_PHY_1_CFG);
243989c5f0aSTang Yuantian 	out_le32(&ccsr_ahci->ptc, AHCI_PORT_TRANS_CFG);
2444de6ce15STang Yuantian 	out_le32(&ccsr_ahci->axicc, AHCI_PORT_AXICC_CFG);
245989c5f0aSTang Yuantian 
246989c5f0aSTang Yuantian 	ahci_init((void __iomem *)CONFIG_SYS_SATA);
2478eab1a58SSimon Glass 	scsi_scan(false);
248989c5f0aSTang Yuantian 
249989c5f0aSTang Yuantian 	return 0;
250989c5f0aSTang Yuantian }
251989c5f0aSTang Yuantian #endif
252989c5f0aSTang Yuantian 
erratum_a009929(void)2530d6faf2bSMingkai Hu static void erratum_a009929(void)
2540d6faf2bSMingkai Hu {
2550d6faf2bSMingkai Hu #ifdef CONFIG_SYS_FSL_ERRATUM_A009929
2560d6faf2bSMingkai Hu 	struct ccsr_gur *gur = (void *)CONFIG_SYS_FSL_GUTS_ADDR;
2570d6faf2bSMingkai Hu 	u32 __iomem *dcsr_cop_ccp = (void *)CONFIG_SYS_DCSR_COP_CCP_ADDR;
2580d6faf2bSMingkai Hu 	u32 rstrqmr1 = gur_in32(&gur->rstrqmr1);
2590d6faf2bSMingkai Hu 
2600d6faf2bSMingkai Hu 	rstrqmr1 |= 0x00000400;
2610d6faf2bSMingkai Hu 	gur_out32(&gur->rstrqmr1, rstrqmr1);
2620d6faf2bSMingkai Hu 	writel(0x01000000, dcsr_cop_ccp);
2630d6faf2bSMingkai Hu #endif
2640d6faf2bSMingkai Hu }
2650d6faf2bSMingkai Hu 
266bbc8e053SMingkai Hu /*
267bbc8e053SMingkai Hu  * This erratum requires setting a value to eddrtqcr1 to optimal
268bbc8e053SMingkai Hu  * the DDR performance. The eddrtqcr1 register is in SCFG space
269bbc8e053SMingkai Hu  * of LS1043A and the offset is 0x157_020c.
270bbc8e053SMingkai Hu  */
271bbc8e053SMingkai Hu #if defined(CONFIG_SYS_FSL_ERRATUM_A009660) \
272bbc8e053SMingkai Hu 	&& defined(CONFIG_SYS_FSL_ERRATUM_A008514)
273bbc8e053SMingkai Hu #error A009660 and A008514 can not be both enabled.
274bbc8e053SMingkai Hu #endif
275bbc8e053SMingkai Hu 
erratum_a009660(void)276bbc8e053SMingkai Hu static void erratum_a009660(void)
277bbc8e053SMingkai Hu {
278bbc8e053SMingkai Hu #ifdef CONFIG_SYS_FSL_ERRATUM_A009660
279bbc8e053SMingkai Hu 	u32 *eddrtqcr1 = (void *)CONFIG_SYS_FSL_SCFG_ADDR + 0x20c;
280bbc8e053SMingkai Hu 	out_be32(eddrtqcr1, 0x63b20042);
281bbc8e053SMingkai Hu #endif
282bbc8e053SMingkai Hu }
283bbc8e053SMingkai Hu 
erratum_a008850_early(void)284074596c0SShengzhou Liu static void erratum_a008850_early(void)
285074596c0SShengzhou Liu {
286074596c0SShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A008850
287074596c0SShengzhou Liu 	/* part 1 of 2 */
288074596c0SShengzhou Liu 	struct ccsr_cci400 __iomem *cci = (void *)CONFIG_SYS_CCI400_ADDR;
289074596c0SShengzhou Liu 	struct ccsr_ddr __iomem *ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
290074596c0SShengzhou Liu 
291399e2bb6SYork Sun 	/* Skip if running at lower exception level */
292399e2bb6SYork Sun 	if (current_el() < 3)
293399e2bb6SYork Sun 		return;
294399e2bb6SYork Sun 
295074596c0SShengzhou Liu 	/* disables propagation of barrier transactions to DDRC from CCI400 */
296074596c0SShengzhou Liu 	out_le32(&cci->ctrl_ord, CCI400_CTRLORD_TERM_BARRIER);
297074596c0SShengzhou Liu 
298074596c0SShengzhou Liu 	/* disable the re-ordering in DDRC */
299074596c0SShengzhou Liu 	ddr_out32(&ddr->eor, DDR_EOR_RD_REOD_DIS | DDR_EOR_WD_REOD_DIS);
300074596c0SShengzhou Liu #endif
301074596c0SShengzhou Liu }
302074596c0SShengzhou Liu 
erratum_a008850_post(void)303074596c0SShengzhou Liu void erratum_a008850_post(void)
304074596c0SShengzhou Liu {
305074596c0SShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A008850
306074596c0SShengzhou Liu 	/* part 2 of 2 */
307074596c0SShengzhou Liu 	struct ccsr_cci400 __iomem *cci = (void *)CONFIG_SYS_CCI400_ADDR;
308074596c0SShengzhou Liu 	struct ccsr_ddr __iomem *ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
309074596c0SShengzhou Liu 	u32 tmp;
310074596c0SShengzhou Liu 
311399e2bb6SYork Sun 	/* Skip if running at lower exception level */
312399e2bb6SYork Sun 	if (current_el() < 3)
313399e2bb6SYork Sun 		return;
314399e2bb6SYork Sun 
315074596c0SShengzhou Liu 	/* enable propagation of barrier transactions to DDRC from CCI400 */
316074596c0SShengzhou Liu 	out_le32(&cci->ctrl_ord, CCI400_CTRLORD_EN_BARRIER);
317074596c0SShengzhou Liu 
318074596c0SShengzhou Liu 	/* enable the re-ordering in DDRC */
319074596c0SShengzhou Liu 	tmp = ddr_in32(&ddr->eor);
320074596c0SShengzhou Liu 	tmp &= ~(DDR_EOR_RD_REOD_DIS | DDR_EOR_WD_REOD_DIS);
321074596c0SShengzhou Liu 	ddr_out32(&ddr->eor, tmp);
322074596c0SShengzhou Liu #endif
323074596c0SShengzhou Liu }
324074596c0SShengzhou Liu 
325b392a6d4SHou Zhiqiang #ifdef CONFIG_SYS_FSL_ERRATUM_A010315
erratum_a010315(void)326b392a6d4SHou Zhiqiang void erratum_a010315(void)
327b392a6d4SHou Zhiqiang {
328b392a6d4SHou Zhiqiang 	int i;
329b392a6d4SHou Zhiqiang 
330b392a6d4SHou Zhiqiang 	for (i = PCIE1; i <= PCIE4; i++)
331b392a6d4SHou Zhiqiang 		if (!is_serdes_configured(i)) {
332b392a6d4SHou Zhiqiang 			debug("PCIe%d: disabled all R/W permission!\n", i);
333b392a6d4SHou Zhiqiang 			set_pcie_ns_access(i, 0);
334b392a6d4SHou Zhiqiang 		}
335b392a6d4SHou Zhiqiang }
336b392a6d4SHou Zhiqiang #endif
337b392a6d4SHou Zhiqiang 
erratum_a010539(void)3380ea3671dSHou Zhiqiang static void erratum_a010539(void)
3390ea3671dSHou Zhiqiang {
3400ea3671dSHou Zhiqiang #if defined(CONFIG_SYS_FSL_ERRATUM_A010539) && defined(CONFIG_QSPI_BOOT)
3410ea3671dSHou Zhiqiang 	struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
3420ea3671dSHou Zhiqiang 	u32 porsr1;
3430ea3671dSHou Zhiqiang 
3440ea3671dSHou Zhiqiang 	porsr1 = in_be32(&gur->porsr1);
3450ea3671dSHou Zhiqiang 	porsr1 &= ~FSL_CHASSIS2_CCSR_PORSR1_RCW_MASK;
3460ea3671dSHou Zhiqiang 	out_be32((void *)(CONFIG_SYS_DCSR_DCFG_ADDR + DCFG_DCSR_PORCR1),
3470ea3671dSHou Zhiqiang 		 porsr1);
3480ea3671dSHou Zhiqiang #endif
3490ea3671dSHou Zhiqiang }
3500ea3671dSHou Zhiqiang 
351031acdbaSHou Zhiqiang /* Get VDD in the unit mV from voltage ID */
get_core_volt_from_fuse(void)352031acdbaSHou Zhiqiang int get_core_volt_from_fuse(void)
353031acdbaSHou Zhiqiang {
354031acdbaSHou Zhiqiang 	struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
355031acdbaSHou Zhiqiang 	int vdd;
356031acdbaSHou Zhiqiang 	u32 fusesr;
357031acdbaSHou Zhiqiang 	u8 vid;
358031acdbaSHou Zhiqiang 
359031acdbaSHou Zhiqiang 	fusesr = in_be32(&gur->dcfg_fusesr);
360031acdbaSHou Zhiqiang 	debug("%s: fusesr = 0x%x\n", __func__, fusesr);
361031acdbaSHou Zhiqiang 	vid = (fusesr >> FSL_CHASSIS2_DCFG_FUSESR_ALTVID_SHIFT) &
362031acdbaSHou Zhiqiang 		FSL_CHASSIS2_DCFG_FUSESR_ALTVID_MASK;
363031acdbaSHou Zhiqiang 	if ((vid == 0) || (vid == FSL_CHASSIS2_DCFG_FUSESR_ALTVID_MASK)) {
364031acdbaSHou Zhiqiang 		vid = (fusesr >> FSL_CHASSIS2_DCFG_FUSESR_VID_SHIFT) &
365031acdbaSHou Zhiqiang 			FSL_CHASSIS2_DCFG_FUSESR_VID_MASK;
366031acdbaSHou Zhiqiang 	}
367031acdbaSHou Zhiqiang 	debug("%s: VID = 0x%x\n", __func__, vid);
368031acdbaSHou Zhiqiang 	switch (vid) {
369031acdbaSHou Zhiqiang 	case 0x00: /* VID isn't supported */
370031acdbaSHou Zhiqiang 		vdd = -EINVAL;
371031acdbaSHou Zhiqiang 		debug("%s: The VID feature is not supported\n", __func__);
372031acdbaSHou Zhiqiang 		break;
373031acdbaSHou Zhiqiang 	case 0x08: /* 0.9V silicon */
374031acdbaSHou Zhiqiang 		vdd = 900;
375031acdbaSHou Zhiqiang 		break;
376031acdbaSHou Zhiqiang 	case 0x10: /* 1.0V silicon */
377031acdbaSHou Zhiqiang 		vdd = 1000;
378031acdbaSHou Zhiqiang 		break;
379031acdbaSHou Zhiqiang 	default:  /* Other core voltage */
380031acdbaSHou Zhiqiang 		vdd = -EINVAL;
381031acdbaSHou Zhiqiang 		printf("%s: The VID(%x) isn't supported\n", __func__, vid);
382031acdbaSHou Zhiqiang 		break;
383031acdbaSHou Zhiqiang 	}
384031acdbaSHou Zhiqiang 	debug("%s: The required minimum volt of CORE is %dmV\n", __func__, vdd);
385031acdbaSHou Zhiqiang 
386031acdbaSHou Zhiqiang 	return vdd;
387031acdbaSHou Zhiqiang }
388031acdbaSHou Zhiqiang 
board_switch_core_volt(u32 vdd)389031acdbaSHou Zhiqiang __weak int board_switch_core_volt(u32 vdd)
390031acdbaSHou Zhiqiang {
391031acdbaSHou Zhiqiang 	return 0;
392031acdbaSHou Zhiqiang }
393031acdbaSHou Zhiqiang 
setup_core_volt(u32 vdd)394031acdbaSHou Zhiqiang static int setup_core_volt(u32 vdd)
395031acdbaSHou Zhiqiang {
396031acdbaSHou Zhiqiang 	return board_setup_core_volt(vdd);
397031acdbaSHou Zhiqiang }
398031acdbaSHou Zhiqiang 
399031acdbaSHou Zhiqiang #ifdef CONFIG_SYS_FSL_DDR
ddr_enable_0v9_volt(bool en)400031acdbaSHou Zhiqiang static void ddr_enable_0v9_volt(bool en)
401031acdbaSHou Zhiqiang {
402031acdbaSHou Zhiqiang 	struct ccsr_ddr __iomem *ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
403031acdbaSHou Zhiqiang 	u32 tmp;
404031acdbaSHou Zhiqiang 
405031acdbaSHou Zhiqiang 	tmp = ddr_in32(&ddr->ddr_cdr1);
406031acdbaSHou Zhiqiang 
407031acdbaSHou Zhiqiang 	if (en)
408031acdbaSHou Zhiqiang 		tmp |= DDR_CDR1_V0PT9_EN;
409031acdbaSHou Zhiqiang 	else
410031acdbaSHou Zhiqiang 		tmp &= ~DDR_CDR1_V0PT9_EN;
411031acdbaSHou Zhiqiang 
412031acdbaSHou Zhiqiang 	ddr_out32(&ddr->ddr_cdr1, tmp);
413031acdbaSHou Zhiqiang }
414031acdbaSHou Zhiqiang #endif
415031acdbaSHou Zhiqiang 
setup_chip_volt(void)416031acdbaSHou Zhiqiang int setup_chip_volt(void)
417031acdbaSHou Zhiqiang {
418031acdbaSHou Zhiqiang 	int vdd;
419031acdbaSHou Zhiqiang 
420031acdbaSHou Zhiqiang 	vdd = get_core_volt_from_fuse();
421031acdbaSHou Zhiqiang 	/* Nothing to do for silicons doesn't support VID */
422031acdbaSHou Zhiqiang 	if (vdd < 0)
423031acdbaSHou Zhiqiang 		return vdd;
424031acdbaSHou Zhiqiang 
425031acdbaSHou Zhiqiang 	if (setup_core_volt(vdd))
426031acdbaSHou Zhiqiang 		printf("%s: Switch core VDD to %dmV failed\n", __func__, vdd);
427031acdbaSHou Zhiqiang #ifdef CONFIG_SYS_HAS_SERDES
428031acdbaSHou Zhiqiang 	if (setup_serdes_volt(vdd))
429031acdbaSHou Zhiqiang 		printf("%s: Switch SVDD to %dmV failed\n", __func__, vdd);
430031acdbaSHou Zhiqiang #endif
431031acdbaSHou Zhiqiang 
432031acdbaSHou Zhiqiang #ifdef CONFIG_SYS_FSL_DDR
433031acdbaSHou Zhiqiang 	if (vdd == 900)
434031acdbaSHou Zhiqiang 		ddr_enable_0v9_volt(true);
435031acdbaSHou Zhiqiang #endif
436031acdbaSHou Zhiqiang 
437031acdbaSHou Zhiqiang 	return 0;
438031acdbaSHou Zhiqiang }
439031acdbaSHou Zhiqiang 
fsl_lsch2_early_init_f(void)4408281c58fSMingkai Hu void fsl_lsch2_early_init_f(void)
4418281c58fSMingkai Hu {
4428281c58fSMingkai Hu 	struct ccsr_cci400 *cci = (struct ccsr_cci400 *)CONFIG_SYS_CCI400_ADDR;
44370f959c3SAneesh Bansal 	struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
4448281c58fSMingkai Hu 
445341238fdSHou Zhiqiang #ifdef CONFIG_LAYERSCAPE_NS_ACCESS
446341238fdSHou Zhiqiang 	enable_layerscape_ns_access();
447341238fdSHou Zhiqiang #endif
448341238fdSHou Zhiqiang 
4498281c58fSMingkai Hu #ifdef CONFIG_FSL_IFC
4508281c58fSMingkai Hu 	init_early_memctl_regs();	/* tighten IFC timing */
4518281c58fSMingkai Hu #endif
4528281c58fSMingkai Hu 
453258b8c93SQianyu Gong #if defined(CONFIG_FSL_QSPI) && !defined(CONFIG_QSPI_BOOT)
454166ef1e9SGong Qianyu 	out_be32(&scfg->qspi_cfg, SCFG_QSPI_CLKSEL);
455166ef1e9SGong Qianyu #endif
45670f959c3SAneesh Bansal 	/* Make SEC reads and writes snoopable */
45770f959c3SAneesh Bansal 	setbits_be32(&scfg->snpcnfgcr, SCFG_SNPCNFGCR_SECRDSNP |
4584de6ce15STang Yuantian 		     SCFG_SNPCNFGCR_SECWRSNP |
4594de6ce15STang Yuantian 		     SCFG_SNPCNFGCR_SATARDSNP |
4604de6ce15STang Yuantian 		     SCFG_SNPCNFGCR_SATAWRSNP);
46170f959c3SAneesh Bansal 
4628281c58fSMingkai Hu 	/*
4638281c58fSMingkai Hu 	 * Enable snoop requests and DVM message requests for
4648281c58fSMingkai Hu 	 * Slave insterface S4 (A53 core cluster)
4658281c58fSMingkai Hu 	 */
466399e2bb6SYork Sun 	if (current_el() == 3) {
4678281c58fSMingkai Hu 		out_le32(&cci->slave[4].snoop_ctrl,
4688281c58fSMingkai Hu 			 CCI400_DVM_MESSAGE_REQ_EN | CCI400_SNOOP_REQ_EN);
469399e2bb6SYork Sun 	}
4700d6faf2bSMingkai Hu 
4710d6faf2bSMingkai Hu 	/* Erratum */
472074596c0SShengzhou Liu 	erratum_a008850_early(); /* part 1 of 2 */
4730d6faf2bSMingkai Hu 	erratum_a009929();
474bbc8e053SMingkai Hu 	erratum_a009660();
4750ea3671dSHou Zhiqiang 	erratum_a010539();
4768281c58fSMingkai Hu }
4779f3183d2SMingkai Hu #endif
4789f3183d2SMingkai Hu 
479dd2ad2f1SYuan Yao #ifdef CONFIG_QSPI_AHB_INIT
480dd2ad2f1SYuan Yao /* Enable 4bytes address support and fast read */
qspi_ahb_init(void)481dd2ad2f1SYuan Yao int qspi_ahb_init(void)
482dd2ad2f1SYuan Yao {
483dd2ad2f1SYuan Yao 	u32 *qspi_lut, lut_key, *qspi_key;
484dd2ad2f1SYuan Yao 
485dd2ad2f1SYuan Yao 	qspi_key = (void *)SYS_FSL_QSPI_ADDR + 0x300;
486dd2ad2f1SYuan Yao 	qspi_lut = (void *)SYS_FSL_QSPI_ADDR + 0x310;
487dd2ad2f1SYuan Yao 
488dd2ad2f1SYuan Yao 	lut_key = in_be32(qspi_key);
489dd2ad2f1SYuan Yao 
490dd2ad2f1SYuan Yao 	if (lut_key == 0x5af05af0) {
491dd2ad2f1SYuan Yao 		/* That means the register is BE */
492dd2ad2f1SYuan Yao 		out_be32(qspi_key, 0x5af05af0);
493dd2ad2f1SYuan Yao 		/* Unlock the lut table */
494dd2ad2f1SYuan Yao 		out_be32(qspi_key + 1, 0x00000002);
495dd2ad2f1SYuan Yao 		out_be32(qspi_lut, 0x0820040c);
496dd2ad2f1SYuan Yao 		out_be32(qspi_lut + 1, 0x1c080c08);
497dd2ad2f1SYuan Yao 		out_be32(qspi_lut + 2, 0x00002400);
498dd2ad2f1SYuan Yao 		/* Lock the lut table */
499dd2ad2f1SYuan Yao 		out_be32(qspi_key, 0x5af05af0);
500dd2ad2f1SYuan Yao 		out_be32(qspi_key + 1, 0x00000001);
501dd2ad2f1SYuan Yao 	} else {
502dd2ad2f1SYuan Yao 		/* That means the register is LE */
503dd2ad2f1SYuan Yao 		out_le32(qspi_key, 0x5af05af0);
504dd2ad2f1SYuan Yao 		/* Unlock the lut table */
505dd2ad2f1SYuan Yao 		out_le32(qspi_key + 1, 0x00000002);
506dd2ad2f1SYuan Yao 		out_le32(qspi_lut, 0x0820040c);
507dd2ad2f1SYuan Yao 		out_le32(qspi_lut + 1, 0x1c080c08);
508dd2ad2f1SYuan Yao 		out_le32(qspi_lut + 2, 0x00002400);
509dd2ad2f1SYuan Yao 		/* Lock the lut table */
510dd2ad2f1SYuan Yao 		out_le32(qspi_key, 0x5af05af0);
511dd2ad2f1SYuan Yao 		out_le32(qspi_key + 1, 0x00000001);
512dd2ad2f1SYuan Yao 	}
513dd2ad2f1SYuan Yao 
514dd2ad2f1SYuan Yao 	return 0;
515dd2ad2f1SYuan Yao }
516dd2ad2f1SYuan Yao #endif
517dd2ad2f1SYuan Yao 
5189f3183d2SMingkai Hu #ifdef CONFIG_BOARD_LATE_INIT
board_late_init(void)5199f3183d2SMingkai Hu int board_late_init(void)
5209f3183d2SMingkai Hu {
521989c5f0aSTang Yuantian #ifdef CONFIG_SCSI_AHCI_PLAT
522989c5f0aSTang Yuantian 	sata_init();
523989c5f0aSTang Yuantian #endif
524d0412885SAneesh Bansal #ifdef CONFIG_CHAIN_OF_TRUST
525d0412885SAneesh Bansal 	fsl_setenv_chain_of_trust();
526d0412885SAneesh Bansal #endif
527dd2ad2f1SYuan Yao #ifdef CONFIG_QSPI_AHB_INIT
528dd2ad2f1SYuan Yao 	qspi_ahb_init();
529dd2ad2f1SYuan Yao #endif
530989c5f0aSTang Yuantian 
5319f3183d2SMingkai Hu 	return 0;
5329f3183d2SMingkai Hu }
5339f3183d2SMingkai Hu #endif
534