xref: /rk3399_rockchip-uboot/arch/arm/cpu/arm926ejs/lpc32xx/devices.c (revision 17fa032671f7981628fe16b30399638842a4b1bb)
152f69f81SVladimir Zapolskiy /*
252f69f81SVladimir Zapolskiy  * Copyright (C) 2011 by Vladimir Zapolskiy <vz@mleia.com>
352f69f81SVladimir Zapolskiy  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
552f69f81SVladimir Zapolskiy  */
652f69f81SVladimir Zapolskiy 
752f69f81SVladimir Zapolskiy #include <common.h>
8d25ba89eSVladimir Zapolskiy #include <dm.h>
9d25ba89eSVladimir Zapolskiy #include <ns16550.h>
10d25ba89eSVladimir Zapolskiy #include <dm/platform_data/lpc32xx_hsuart.h>
11d25ba89eSVladimir Zapolskiy 
1252f69f81SVladimir Zapolskiy #include <asm/arch/clk.h>
1352f69f81SVladimir Zapolskiy #include <asm/arch/uart.h>
14981219eeSAlbert ARIBAUD \(3ADEV\) #include <asm/arch/mux.h>
1552f69f81SVladimir Zapolskiy #include <asm/io.h>
1652f69f81SVladimir Zapolskiy 
1752f69f81SVladimir Zapolskiy static struct clk_pm_regs    *clk  = (struct clk_pm_regs *)CLK_PM_BASE;
1852f69f81SVladimir Zapolskiy static struct uart_ctrl_regs *ctrl = (struct uart_ctrl_regs *)UART_CTRL_BASE;
19981219eeSAlbert ARIBAUD \(3ADEV\) static struct mux_regs *mux = (struct mux_regs *)MUX_BASE;
2052f69f81SVladimir Zapolskiy 
lpc32xx_uart_init(unsigned int uart_id)2152f69f81SVladimir Zapolskiy void lpc32xx_uart_init(unsigned int uart_id)
2252f69f81SVladimir Zapolskiy {
2352f69f81SVladimir Zapolskiy 	if (uart_id < 1 || uart_id > 7)
2452f69f81SVladimir Zapolskiy 		return;
2552f69f81SVladimir Zapolskiy 
2652f69f81SVladimir Zapolskiy 	/* Disable loopback mode, if it is set by S1L bootloader */
2752f69f81SVladimir Zapolskiy 	clrbits_le32(&ctrl->loop,
2852f69f81SVladimir Zapolskiy 		     UART_LOOPBACK(CONFIG_SYS_LPC32XX_UART));
2952f69f81SVladimir Zapolskiy 
3052f69f81SVladimir Zapolskiy 	if (uart_id < 3 || uart_id > 6)
3152f69f81SVladimir Zapolskiy 		return;
3252f69f81SVladimir Zapolskiy 
3352f69f81SVladimir Zapolskiy 	/* Enable UART system clock */
3452f69f81SVladimir Zapolskiy 	setbits_le32(&clk->uartclk_ctrl, CLK_UART(uart_id));
3552f69f81SVladimir Zapolskiy 
3652f69f81SVladimir Zapolskiy 	/* Set UART into autoclock mode */
3752f69f81SVladimir Zapolskiy 	clrsetbits_le32(&ctrl->clkmode,
3852f69f81SVladimir Zapolskiy 			UART_CLKMODE_MASK(uart_id),
3952f69f81SVladimir Zapolskiy 			UART_CLKMODE_AUTO(uart_id));
4052f69f81SVladimir Zapolskiy 
4152f69f81SVladimir Zapolskiy 	/* Bypass pre-divider of UART clock */
4252f69f81SVladimir Zapolskiy 	writel(CLK_UART_X_DIV(1) | CLK_UART_Y_DIV(1),
4352f69f81SVladimir Zapolskiy 	       &clk->u3clk + (uart_id - 3));
4452f69f81SVladimir Zapolskiy }
45ac2916a2SAlbert ARIBAUD \(3ADEV\) 
461222305bSVladimir Zapolskiy #if !CONFIG_IS_ENABLED(OF_CONTROL)
47d25ba89eSVladimir Zapolskiy static const struct ns16550_platdata lpc32xx_uart[] = {
48*17fa0326SHeiko Schocher 	{ .base = UART3_BASE, .reg_shift = 2,
49*17fa0326SHeiko Schocher 	  .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
50*17fa0326SHeiko Schocher 	{ .base = UART4_BASE, .reg_shift = 2,
51*17fa0326SHeiko Schocher 	  .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
52*17fa0326SHeiko Schocher 	{ .base = UART5_BASE, .reg_shift = 2,
53*17fa0326SHeiko Schocher 	  .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
54*17fa0326SHeiko Schocher 	{ .base = UART6_BASE, .reg_shift = 2,
55*17fa0326SHeiko Schocher 	  .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
56d25ba89eSVladimir Zapolskiy };
57d25ba89eSVladimir Zapolskiy 
58d25ba89eSVladimir Zapolskiy #if defined(CONFIG_LPC32XX_HSUART)
59d25ba89eSVladimir Zapolskiy static const struct lpc32xx_hsuart_platdata lpc32xx_hsuart[] = {
60d25ba89eSVladimir Zapolskiy 	{ HS_UART1_BASE, },
61d25ba89eSVladimir Zapolskiy 	{ HS_UART2_BASE, },
62d25ba89eSVladimir Zapolskiy 	{ HS_UART7_BASE, },
63d25ba89eSVladimir Zapolskiy };
64d25ba89eSVladimir Zapolskiy #endif
65d25ba89eSVladimir Zapolskiy 
66d25ba89eSVladimir Zapolskiy U_BOOT_DEVICES(lpc32xx_uarts) = {
67d25ba89eSVladimir Zapolskiy #if defined(CONFIG_LPC32XX_HSUART)
68d25ba89eSVladimir Zapolskiy 	{ "lpc32xx_hsuart", &lpc32xx_hsuart[0], },
69d25ba89eSVladimir Zapolskiy 	{ "lpc32xx_hsuart", &lpc32xx_hsuart[1], },
70d25ba89eSVladimir Zapolskiy #endif
71d25ba89eSVladimir Zapolskiy 	{ "ns16550_serial", &lpc32xx_uart[0], },
72d25ba89eSVladimir Zapolskiy 	{ "ns16550_serial", &lpc32xx_uart[1], },
73d25ba89eSVladimir Zapolskiy 	{ "ns16550_serial", &lpc32xx_uart[2], },
74d25ba89eSVladimir Zapolskiy 	{ "ns16550_serial", &lpc32xx_uart[3], },
75d25ba89eSVladimir Zapolskiy #if defined(CONFIG_LPC32XX_HSUART)
76d25ba89eSVladimir Zapolskiy 	{ "lpc32xx_hsuart", &lpc32xx_hsuart[2], },
77d25ba89eSVladimir Zapolskiy #endif
78d25ba89eSVladimir Zapolskiy };
79d25ba89eSVladimir Zapolskiy #endif
80d25ba89eSVladimir Zapolskiy 
lpc32xx_dma_init(void)81980db8caSSylvain Lemieux void lpc32xx_dma_init(void)
82980db8caSSylvain Lemieux {
83980db8caSSylvain Lemieux 	/* Enable DMA interface */
84bab8d1e2SVladimir Zapolskiy 	writel(CLK_DMA_ENABLE, &clk->dmaclk_ctrl);
85980db8caSSylvain Lemieux }
86980db8caSSylvain Lemieux 
lpc32xx_mac_init(void)87ac2916a2SAlbert ARIBAUD \(3ADEV\) void lpc32xx_mac_init(void)
88ac2916a2SAlbert ARIBAUD \(3ADEV\) {
89ac2916a2SAlbert ARIBAUD \(3ADEV\) 	/* Enable MAC interface */
90ac2916a2SAlbert ARIBAUD \(3ADEV\) 	writel(CLK_MAC_REG | CLK_MAC_SLAVE | CLK_MAC_MASTER
911a791892SVladimir Zapolskiy #if defined(CONFIG_RMII)
921a791892SVladimir Zapolskiy 		| CLK_MAC_RMII,
931a791892SVladimir Zapolskiy #else
941a791892SVladimir Zapolskiy 		| CLK_MAC_MII,
951a791892SVladimir Zapolskiy #endif
961a791892SVladimir Zapolskiy 		&clk->macclk_ctrl);
97ac2916a2SAlbert ARIBAUD \(3ADEV\) }
98c8381bf4SAlbert ARIBAUD \(3ADEV\) 
lpc32xx_mlc_nand_init(void)99c8381bf4SAlbert ARIBAUD \(3ADEV\) void lpc32xx_mlc_nand_init(void)
100c8381bf4SAlbert ARIBAUD \(3ADEV\) {
101c8381bf4SAlbert ARIBAUD \(3ADEV\) 	/* Enable NAND interface */
102c8381bf4SAlbert ARIBAUD \(3ADEV\) 	writel(CLK_NAND_MLC | CLK_NAND_MLC_INT, &clk->flashclk_ctrl);
103c8381bf4SAlbert ARIBAUD \(3ADEV\) }
1045e862b95SAlbert ARIBAUD \(3ADEV\) 
lpc32xx_slc_nand_init(void)105dcfd37e5SVladimir Zapolskiy void lpc32xx_slc_nand_init(void)
106dcfd37e5SVladimir Zapolskiy {
107dcfd37e5SVladimir Zapolskiy 	/* Enable SLC NAND interface */
108dcfd37e5SVladimir Zapolskiy 	writel(CLK_NAND_SLC | CLK_NAND_SLC_SELECT, &clk->flashclk_ctrl);
109dcfd37e5SVladimir Zapolskiy }
110dcfd37e5SVladimir Zapolskiy 
lpc32xx_usb_init(void)111adf8d58dSSylvain Lemieux void lpc32xx_usb_init(void)
112adf8d58dSSylvain Lemieux {
113adf8d58dSSylvain Lemieux 	/* Do not route the UART 5 Tx/Rx pins to the USB D+ and USB D- pins. */
114adf8d58dSSylvain Lemieux 	clrbits_le32(&ctrl->ctrl, UART_CTRL_UART5_USB_MODE);
115adf8d58dSSylvain Lemieux }
116adf8d58dSSylvain Lemieux 
lpc32xx_i2c_init(unsigned int devnum)1175e862b95SAlbert ARIBAUD \(3ADEV\) void lpc32xx_i2c_init(unsigned int devnum)
1185e862b95SAlbert ARIBAUD \(3ADEV\) {
1195e862b95SAlbert ARIBAUD \(3ADEV\) 	/* Enable I2C interface */
1205e862b95SAlbert ARIBAUD \(3ADEV\) 	uint32_t ctrl = readl(&clk->i2cclk_ctrl);
1215e862b95SAlbert ARIBAUD \(3ADEV\) 	if (devnum == 1)
1225e862b95SAlbert ARIBAUD \(3ADEV\) 		ctrl |= CLK_I2C1_ENABLE;
1235e862b95SAlbert ARIBAUD \(3ADEV\) 	if (devnum == 2)
1245e862b95SAlbert ARIBAUD \(3ADEV\) 		ctrl |= CLK_I2C2_ENABLE;
1255e862b95SAlbert ARIBAUD \(3ADEV\) 	writel(ctrl, &clk->i2cclk_ctrl);
1265e862b95SAlbert ARIBAUD \(3ADEV\) }
127606f7047SAlbert ARIBAUD \(3ADEV\) 
128606f7047SAlbert ARIBAUD \(3ADEV\) U_BOOT_DEVICE(lpc32xx_gpios) = {
129606f7047SAlbert ARIBAUD \(3ADEV\) 	.name = "gpio_lpc32xx"
130606f7047SAlbert ARIBAUD \(3ADEV\) };
131981219eeSAlbert ARIBAUD \(3ADEV\) 
132981219eeSAlbert ARIBAUD \(3ADEV\) /* Mux for SCK0, MISO0, MOSI0. We do not use SSEL0. */
133981219eeSAlbert ARIBAUD \(3ADEV\) 
134981219eeSAlbert ARIBAUD \(3ADEV\) #define P_MUX_SET_SSP0 0x1600
135981219eeSAlbert ARIBAUD \(3ADEV\) 
lpc32xx_ssp_init(void)136981219eeSAlbert ARIBAUD \(3ADEV\) void lpc32xx_ssp_init(void)
137981219eeSAlbert ARIBAUD \(3ADEV\) {
138981219eeSAlbert ARIBAUD \(3ADEV\) 	/* Enable SSP0 interface */
139981219eeSAlbert ARIBAUD \(3ADEV\) 	writel(CLK_SSP0_ENABLE_CLOCK, &clk->ssp_ctrl);
140981219eeSAlbert ARIBAUD \(3ADEV\) 	/* Mux SSP0 pins */
141981219eeSAlbert ARIBAUD \(3ADEV\) 	writel(P_MUX_SET_SSP0, &mux->p_mux_set);
142981219eeSAlbert ARIBAUD \(3ADEV\) }
143