xref: /rk3399_ARM-atf/services/std_svc/drtm/drtm_main.c (revision d1747e1b8e617ad024456791ce0ab8950bb282ca)
1e62748e3SManish V Badarkhe /*
2e62748e3SManish V Badarkhe  * Copyright (c) 2022 Arm Limited. All rights reserved.
3e62748e3SManish V Badarkhe  *
4e62748e3SManish V Badarkhe  * SPDX-License-Identifier:    BSD-3-Clause
5e62748e3SManish V Badarkhe  *
6e62748e3SManish V Badarkhe  * DRTM service
7e62748e3SManish V Badarkhe  *
8e62748e3SManish V Badarkhe  * Authors:
9e62748e3SManish V Badarkhe  *	Lucian Paul-Trifu <lucian.paultrifu@gmail.com>
10e62748e3SManish V Badarkhe  *	Brian Nezvadovitz <brinez@microsoft.com> 2021-02-01
11e62748e3SManish V Badarkhe  */
12e62748e3SManish V Badarkhe 
13e62748e3SManish V Badarkhe #include <stdint.h>
14e62748e3SManish V Badarkhe 
15d54792bdSManish V Badarkhe #include <arch.h>
16d54792bdSManish V Badarkhe #include <arch_helpers.h>
172a1cdee4Sjohpow01 #include <common/bl_common.h>
18e62748e3SManish V Badarkhe #include <common/debug.h>
19e62748e3SManish V Badarkhe #include <common/runtime_svc.h>
20d54792bdSManish V Badarkhe #include <drivers/auth/crypto_mod.h>
21e62748e3SManish V Badarkhe #include "drtm_main.h"
222090e552SManish V Badarkhe #include "drtm_measurements.h"
231436e37dSManish V Badarkhe #include "drtm_remediation.h"
24*d1747e1bSManish Pandey #include <lib/el3_runtime/context_mgmt.h>
25bd6cc0b2SManish Pandey #include <lib/psci/psci_lib.h>
262a1cdee4Sjohpow01 #include <lib/xlat_tables/xlat_tables_v2.h>
272a1cdee4Sjohpow01 #include <plat/common/platform.h>
28e62748e3SManish V Badarkhe #include <services/drtm_svc.h>
292a1cdee4Sjohpow01 #include <platform_def.h>
30e62748e3SManish V Badarkhe 
312a1cdee4Sjohpow01 /* Structure to store DRTM features specific to the platform. */
322a1cdee4Sjohpow01 static drtm_features_t plat_drtm_features;
332a1cdee4Sjohpow01 
342a1cdee4Sjohpow01 /* DRTM-formatted memory map. */
352a1cdee4Sjohpow01 static drtm_memory_region_descriptor_table_t *plat_drtm_mem_map;
36d54792bdSManish V Badarkhe 
37d42119ccSManish V Badarkhe /* DLME header */
38d42119ccSManish V Badarkhe struct_dlme_data_header dlme_data_hdr_init;
39d42119ccSManish V Badarkhe 
40d42119ccSManish V Badarkhe /* Minimum data memory requirement */
41d42119ccSManish V Badarkhe uint64_t dlme_data_min_size;
42d42119ccSManish V Badarkhe 
43e62748e3SManish V Badarkhe int drtm_setup(void)
44e62748e3SManish V Badarkhe {
45d54792bdSManish V Badarkhe 	bool rc;
462a1cdee4Sjohpow01 	const plat_drtm_tpm_features_t *plat_tpm_feat;
472a1cdee4Sjohpow01 	const plat_drtm_dma_prot_features_t *plat_dma_prot_feat;
48d54792bdSManish V Badarkhe 
49e62748e3SManish V Badarkhe 	INFO("DRTM service setup\n");
50e62748e3SManish V Badarkhe 
512a1cdee4Sjohpow01 	/* Read boot PE ID from MPIDR */
522a1cdee4Sjohpow01 	plat_drtm_features.boot_pe_id = read_mpidr_el1() & MPIDR_AFFINITY_MASK;
53d54792bdSManish V Badarkhe 
54d54792bdSManish V Badarkhe 	rc = drtm_dma_prot_init();
55d54792bdSManish V Badarkhe 	if (rc) {
56d54792bdSManish V Badarkhe 		return INTERNAL_ERROR;
57d54792bdSManish V Badarkhe 	}
58d54792bdSManish V Badarkhe 
59d54792bdSManish V Badarkhe 	/*
60d54792bdSManish V Badarkhe 	 * initialise the platform supported crypto module that will
61d54792bdSManish V Badarkhe 	 * be used by the DRTM-service to calculate hash of DRTM-
62d54792bdSManish V Badarkhe 	 * implementation specific components
63d54792bdSManish V Badarkhe 	 */
64d54792bdSManish V Badarkhe 	crypto_mod_init();
65d54792bdSManish V Badarkhe 
662a1cdee4Sjohpow01 	/* Build DRTM-compatible address map. */
672a1cdee4Sjohpow01 	plat_drtm_mem_map = drtm_build_address_map();
682a1cdee4Sjohpow01 	if (plat_drtm_mem_map == NULL) {
692a1cdee4Sjohpow01 		return INTERNAL_ERROR;
702a1cdee4Sjohpow01 	}
712a1cdee4Sjohpow01 
722a1cdee4Sjohpow01 	/* Get DRTM features from platform hooks. */
732a1cdee4Sjohpow01 	plat_tpm_feat = plat_drtm_get_tpm_features();
742a1cdee4Sjohpow01 	if (plat_tpm_feat == NULL) {
752a1cdee4Sjohpow01 		return INTERNAL_ERROR;
762a1cdee4Sjohpow01 	}
772a1cdee4Sjohpow01 
782a1cdee4Sjohpow01 	plat_dma_prot_feat = plat_drtm_get_dma_prot_features();
792a1cdee4Sjohpow01 	if (plat_dma_prot_feat == NULL) {
802a1cdee4Sjohpow01 		return INTERNAL_ERROR;
812a1cdee4Sjohpow01 	}
822a1cdee4Sjohpow01 
832a1cdee4Sjohpow01 	/*
842a1cdee4Sjohpow01 	 * Add up minimum DLME data memory.
852a1cdee4Sjohpow01 	 *
862a1cdee4Sjohpow01 	 * For systems with complete DMA protection there is only one entry in
872a1cdee4Sjohpow01 	 * the protected regions table.
882a1cdee4Sjohpow01 	 */
892a1cdee4Sjohpow01 	if (plat_dma_prot_feat->dma_protection_support ==
902a1cdee4Sjohpow01 			ARM_DRTM_DMA_PROT_FEATURES_DMA_SUPPORT_COMPLETE) {
912a1cdee4Sjohpow01 		dlme_data_min_size =
922a1cdee4Sjohpow01 			sizeof(drtm_memory_region_descriptor_table_t) +
932a1cdee4Sjohpow01 			sizeof(drtm_mem_region_t);
94d42119ccSManish V Badarkhe 		dlme_data_hdr_init.dlme_prot_regions_size = dlme_data_min_size;
952a1cdee4Sjohpow01 	} else {
962a1cdee4Sjohpow01 		/*
972a1cdee4Sjohpow01 		 * TODO set protected regions table size based on platform DMA
982a1cdee4Sjohpow01 		 * protection configuration
992a1cdee4Sjohpow01 		 */
1002a1cdee4Sjohpow01 		panic();
1012a1cdee4Sjohpow01 	}
1022a1cdee4Sjohpow01 
103d42119ccSManish V Badarkhe 	dlme_data_hdr_init.dlme_addr_map_size = drtm_get_address_map_size();
104d42119ccSManish V Badarkhe 	dlme_data_hdr_init.dlme_tcb_hashes_table_size =
105d42119ccSManish V Badarkhe 				plat_drtm_get_tcb_hash_table_size();
106d42119ccSManish V Badarkhe 	dlme_data_hdr_init.dlme_impdef_region_size =
107d42119ccSManish V Badarkhe 				plat_drtm_get_imp_def_dlme_region_size();
108d42119ccSManish V Badarkhe 
109d42119ccSManish V Badarkhe 	dlme_data_min_size += dlme_data_hdr_init.dlme_addr_map_size +
1102a1cdee4Sjohpow01 			      PLAT_DRTM_EVENT_LOG_MAX_SIZE +
111d42119ccSManish V Badarkhe 			      dlme_data_hdr_init.dlme_tcb_hashes_table_size +
112d42119ccSManish V Badarkhe 			      dlme_data_hdr_init.dlme_impdef_region_size;
1132a1cdee4Sjohpow01 
1142a1cdee4Sjohpow01 	dlme_data_min_size = page_align(dlme_data_min_size, UP)/PAGE_SIZE;
1152a1cdee4Sjohpow01 
1162a1cdee4Sjohpow01 	/* Fill out platform DRTM features structure */
1172a1cdee4Sjohpow01 	/* Only support default PCR schema (0x1) in this implementation. */
1182a1cdee4Sjohpow01 	ARM_DRTM_TPM_FEATURES_SET_PCR_SCHEMA(plat_drtm_features.tpm_features,
1192a1cdee4Sjohpow01 		ARM_DRTM_TPM_FEATURES_PCR_SCHEMA_DEFAULT);
1202a1cdee4Sjohpow01 	ARM_DRTM_TPM_FEATURES_SET_TPM_HASH(plat_drtm_features.tpm_features,
1212a1cdee4Sjohpow01 		plat_tpm_feat->tpm_based_hash_support);
1222a1cdee4Sjohpow01 	ARM_DRTM_TPM_FEATURES_SET_FW_HASH(plat_drtm_features.tpm_features,
1232a1cdee4Sjohpow01 		plat_tpm_feat->firmware_hash_algorithm);
1242a1cdee4Sjohpow01 	ARM_DRTM_MIN_MEM_REQ_SET_MIN_DLME_DATA_SIZE(plat_drtm_features.minimum_memory_requirement,
1252a1cdee4Sjohpow01 		dlme_data_min_size);
1262a1cdee4Sjohpow01 	ARM_DRTM_MIN_MEM_REQ_SET_DCE_SIZE(plat_drtm_features.minimum_memory_requirement,
1272a1cdee4Sjohpow01 		plat_drtm_get_min_size_normal_world_dce());
1282a1cdee4Sjohpow01 	ARM_DRTM_DMA_PROT_FEATURES_SET_MAX_REGIONS(plat_drtm_features.dma_prot_features,
1292a1cdee4Sjohpow01 		plat_dma_prot_feat->max_num_mem_prot_regions);
1302a1cdee4Sjohpow01 	ARM_DRTM_DMA_PROT_FEATURES_SET_DMA_SUPPORT(plat_drtm_features.dma_prot_features,
1312a1cdee4Sjohpow01 		plat_dma_prot_feat->dma_protection_support);
1322a1cdee4Sjohpow01 	ARM_DRTM_TCB_HASH_FEATURES_SET_MAX_NUM_HASHES(plat_drtm_features.tcb_hash_features,
1332a1cdee4Sjohpow01 		plat_drtm_get_tcb_hash_features());
1342a1cdee4Sjohpow01 
135e62748e3SManish V Badarkhe 	return 0;
136e62748e3SManish V Badarkhe }
137e62748e3SManish V Badarkhe 
138e9467afbSManish V Badarkhe static inline uint64_t drtm_features_tpm(void *ctx)
139e9467afbSManish V Badarkhe {
140e9467afbSManish V Badarkhe 	SMC_RET2(ctx, 1ULL, /* TPM feature is supported */
141e9467afbSManish V Badarkhe 		 plat_drtm_features.tpm_features);
142e9467afbSManish V Badarkhe }
143e9467afbSManish V Badarkhe 
144e9467afbSManish V Badarkhe static inline uint64_t drtm_features_mem_req(void *ctx)
145e9467afbSManish V Badarkhe {
146e9467afbSManish V Badarkhe 	SMC_RET2(ctx, 1ULL, /* memory req Feature is supported */
147e9467afbSManish V Badarkhe 		 plat_drtm_features.minimum_memory_requirement);
148e9467afbSManish V Badarkhe }
149e9467afbSManish V Badarkhe 
150e9467afbSManish V Badarkhe static inline uint64_t drtm_features_boot_pe_id(void *ctx)
151e9467afbSManish V Badarkhe {
152e9467afbSManish V Badarkhe 	SMC_RET2(ctx, 1ULL, /* Boot PE feature is supported */
153e9467afbSManish V Badarkhe 		 plat_drtm_features.boot_pe_id);
154e9467afbSManish V Badarkhe }
155e9467afbSManish V Badarkhe 
156e9467afbSManish V Badarkhe static inline uint64_t drtm_features_dma_prot(void *ctx)
157e9467afbSManish V Badarkhe {
158e9467afbSManish V Badarkhe 	SMC_RET2(ctx, 1ULL, /* DMA protection feature is supported */
159e9467afbSManish V Badarkhe 		 plat_drtm_features.dma_prot_features);
160e9467afbSManish V Badarkhe }
161e9467afbSManish V Badarkhe 
162e9467afbSManish V Badarkhe static inline uint64_t drtm_features_tcb_hashes(void *ctx)
163e9467afbSManish V Badarkhe {
164e9467afbSManish V Badarkhe 	SMC_RET2(ctx, 1ULL, /* TCB hash feature is supported */
165e9467afbSManish V Badarkhe 		 plat_drtm_features.tcb_hash_features);
166e9467afbSManish V Badarkhe }
167e9467afbSManish V Badarkhe 
168bd6cc0b2SManish Pandey static enum drtm_retc drtm_dl_check_caller_el(void *ctx)
169bd6cc0b2SManish Pandey {
170bd6cc0b2SManish Pandey 	uint64_t spsr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SPSR_EL3);
171bd6cc0b2SManish Pandey 	uint64_t dl_caller_el;
172bd6cc0b2SManish Pandey 	uint64_t dl_caller_aarch;
173bd6cc0b2SManish Pandey 
174bd6cc0b2SManish Pandey 	dl_caller_el = spsr_el3 >> MODE_EL_SHIFT & MODE_EL_MASK;
175bd6cc0b2SManish Pandey 	dl_caller_aarch = spsr_el3 >> MODE_RW_SHIFT & MODE_RW_MASK;
176bd6cc0b2SManish Pandey 
177bd6cc0b2SManish Pandey 	/* Caller's security state is checked from drtm_smc_handle function */
178bd6cc0b2SManish Pandey 
179bd6cc0b2SManish Pandey 	/* Caller can be NS-EL2/EL1 */
180bd6cc0b2SManish Pandey 	if (dl_caller_el == MODE_EL3) {
181bd6cc0b2SManish Pandey 		ERROR("DRTM: invalid launch from EL3\n");
182bd6cc0b2SManish Pandey 		return DENIED;
183bd6cc0b2SManish Pandey 	}
184bd6cc0b2SManish Pandey 
185bd6cc0b2SManish Pandey 	if (dl_caller_aarch != MODE_RW_64) {
186bd6cc0b2SManish Pandey 		ERROR("DRTM: invalid launch from non-AArch64 execution state\n");
187bd6cc0b2SManish Pandey 		return DENIED;
188bd6cc0b2SManish Pandey 	}
189bd6cc0b2SManish Pandey 
190bd6cc0b2SManish Pandey 	return SUCCESS;
191bd6cc0b2SManish Pandey }
192bd6cc0b2SManish Pandey 
193bd6cc0b2SManish Pandey static enum drtm_retc drtm_dl_check_cores(void)
194bd6cc0b2SManish Pandey {
195bd6cc0b2SManish Pandey 	bool running_on_single_core;
196bd6cc0b2SManish Pandey 	uint64_t this_pe_aff_value = read_mpidr_el1() & MPIDR_AFFINITY_MASK;
197bd6cc0b2SManish Pandey 
198bd6cc0b2SManish Pandey 	if (this_pe_aff_value != plat_drtm_features.boot_pe_id) {
199bd6cc0b2SManish Pandey 		ERROR("DRTM: invalid launch on a non-boot PE\n");
200bd6cc0b2SManish Pandey 		return DENIED;
201bd6cc0b2SManish Pandey 	}
202bd6cc0b2SManish Pandey 
203bd6cc0b2SManish Pandey 	running_on_single_core = psci_is_last_on_cpu_safe();
204bd6cc0b2SManish Pandey 	if (!running_on_single_core) {
205bd6cc0b2SManish Pandey 		ERROR("DRTM: invalid launch due to non-boot PE not being turned off\n");
206bd6cc0b2SManish Pandey 		return DENIED;
207bd6cc0b2SManish Pandey 	}
208bd6cc0b2SManish Pandey 
209bd6cc0b2SManish Pandey 	return SUCCESS;
210bd6cc0b2SManish Pandey }
211bd6cc0b2SManish Pandey 
212d42119ccSManish V Badarkhe static enum drtm_retc drtm_dl_prepare_dlme_data(const struct_drtm_dl_args *args)
21340e1fad6SManish Pandey {
214d42119ccSManish V Badarkhe 	int rc;
215d42119ccSManish V Badarkhe 	uint64_t dlme_data_paddr;
216d42119ccSManish V Badarkhe 	size_t dlme_data_max_size;
217d42119ccSManish V Badarkhe 	uintptr_t dlme_data_mapping;
218d42119ccSManish V Badarkhe 	struct_dlme_data_header *dlme_data_hdr;
219d42119ccSManish V Badarkhe 	uint8_t *dlme_data_cursor;
220d42119ccSManish V Badarkhe 	size_t dlme_data_mapping_bytes;
221d42119ccSManish V Badarkhe 	size_t serialised_bytes_actual;
22240e1fad6SManish Pandey 
223d42119ccSManish V Badarkhe 	dlme_data_paddr = args->dlme_paddr + args->dlme_data_off;
224d42119ccSManish V Badarkhe 	dlme_data_max_size = args->dlme_size - args->dlme_data_off;
225d42119ccSManish V Badarkhe 
226d42119ccSManish V Badarkhe 	/*
227d42119ccSManish V Badarkhe 	 * The capacity of the given DLME data region is checked when
228d42119ccSManish V Badarkhe 	 * the other dynamic launch arguments are.
229d42119ccSManish V Badarkhe 	 */
230d42119ccSManish V Badarkhe 	if (dlme_data_max_size < dlme_data_min_size) {
231d42119ccSManish V Badarkhe 		ERROR("%s: assertion failed:"
232d42119ccSManish V Badarkhe 		      " dlme_data_max_size (%ld) < dlme_data_total_bytes_req (%ld)\n",
233d42119ccSManish V Badarkhe 		      __func__, dlme_data_max_size, dlme_data_min_size);
234d42119ccSManish V Badarkhe 		panic();
235d42119ccSManish V Badarkhe 	}
236d42119ccSManish V Badarkhe 
237d42119ccSManish V Badarkhe 	/* Map the DLME data region as NS memory. */
238d42119ccSManish V Badarkhe 	dlme_data_mapping_bytes = ALIGNED_UP(dlme_data_max_size, DRTM_PAGE_SIZE);
239d42119ccSManish V Badarkhe 	rc = mmap_add_dynamic_region_alloc_va(dlme_data_paddr,
240d42119ccSManish V Badarkhe 					      &dlme_data_mapping,
241d42119ccSManish V Badarkhe 					      dlme_data_mapping_bytes,
242d42119ccSManish V Badarkhe 					      MT_RW_DATA | MT_NS |
243d42119ccSManish V Badarkhe 					      MT_SHAREABILITY_ISH);
244d42119ccSManish V Badarkhe 	if (rc != 0) {
245d42119ccSManish V Badarkhe 		WARN("DRTM: %s: mmap_add_dynamic_region() failed rc=%d\n",
246d42119ccSManish V Badarkhe 		     __func__, rc);
247d42119ccSManish V Badarkhe 		return INTERNAL_ERROR;
248d42119ccSManish V Badarkhe 	}
249d42119ccSManish V Badarkhe 	dlme_data_hdr = (struct_dlme_data_header *)dlme_data_mapping;
250d42119ccSManish V Badarkhe 	dlme_data_cursor = (uint8_t *)dlme_data_hdr + sizeof(*dlme_data_hdr);
251d42119ccSManish V Badarkhe 
252d42119ccSManish V Badarkhe 	memcpy(dlme_data_hdr, (const void *)&dlme_data_hdr_init,
253d42119ccSManish V Badarkhe 	       sizeof(*dlme_data_hdr));
254d42119ccSManish V Badarkhe 
255d42119ccSManish V Badarkhe 	/* Set the header version and size. */
256d42119ccSManish V Badarkhe 	dlme_data_hdr->version = 1;
257d42119ccSManish V Badarkhe 	dlme_data_hdr->this_hdr_size = sizeof(*dlme_data_hdr);
258d42119ccSManish V Badarkhe 
259d42119ccSManish V Badarkhe 	/* Prepare DLME protected regions. */
260d42119ccSManish V Badarkhe 	drtm_dma_prot_serialise_table(dlme_data_cursor,
261d42119ccSManish V Badarkhe 				      &serialised_bytes_actual);
262d42119ccSManish V Badarkhe 	assert(serialised_bytes_actual ==
263d42119ccSManish V Badarkhe 	       dlme_data_hdr->dlme_prot_regions_size);
264d42119ccSManish V Badarkhe 	dlme_data_cursor += serialised_bytes_actual;
265d42119ccSManish V Badarkhe 
266d42119ccSManish V Badarkhe 	/* Prepare DLME address map. */
267d42119ccSManish V Badarkhe 	if (plat_drtm_mem_map != NULL) {
268d42119ccSManish V Badarkhe 		memcpy(dlme_data_cursor, plat_drtm_mem_map,
269d42119ccSManish V Badarkhe 		       dlme_data_hdr->dlme_addr_map_size);
270d42119ccSManish V Badarkhe 	} else {
271d42119ccSManish V Badarkhe 		WARN("DRTM: DLME address map is not in the cache\n");
272d42119ccSManish V Badarkhe 	}
273d42119ccSManish V Badarkhe 	dlme_data_cursor += dlme_data_hdr->dlme_addr_map_size;
274d42119ccSManish V Badarkhe 
275d42119ccSManish V Badarkhe 	/* Prepare DRTM event log for DLME. */
276d42119ccSManish V Badarkhe 	drtm_serialise_event_log(dlme_data_cursor, &serialised_bytes_actual);
277d42119ccSManish V Badarkhe 	assert(serialised_bytes_actual <= PLAT_DRTM_EVENT_LOG_MAX_SIZE);
278d42119ccSManish V Badarkhe 	dlme_data_hdr->dlme_tpm_log_size = serialised_bytes_actual;
279d42119ccSManish V Badarkhe 	dlme_data_cursor += serialised_bytes_actual;
280d42119ccSManish V Badarkhe 
281d42119ccSManish V Badarkhe 	/*
282d42119ccSManish V Badarkhe 	 * TODO: Prepare the TCB hashes for DLME, currently its size
283d42119ccSManish V Badarkhe 	 * 0
284d42119ccSManish V Badarkhe 	 */
285d42119ccSManish V Badarkhe 	dlme_data_cursor += dlme_data_hdr->dlme_tcb_hashes_table_size;
286d42119ccSManish V Badarkhe 
287d42119ccSManish V Badarkhe 	/* Implementation-specific region size is unused. */
288d42119ccSManish V Badarkhe 	dlme_data_cursor += dlme_data_hdr->dlme_impdef_region_size;
289d42119ccSManish V Badarkhe 
290d42119ccSManish V Badarkhe 	/*
291d42119ccSManish V Badarkhe 	 * Prepare DLME data size, includes all data region referenced above
292d42119ccSManish V Badarkhe 	 * alongwith the DLME data header
293d42119ccSManish V Badarkhe 	 */
294d42119ccSManish V Badarkhe 	dlme_data_hdr->dlme_data_size = dlme_data_cursor - (uint8_t *)dlme_data_hdr;
295d42119ccSManish V Badarkhe 
296d42119ccSManish V Badarkhe 	/* Unmap the DLME data region. */
297d42119ccSManish V Badarkhe 	rc = mmap_remove_dynamic_region(dlme_data_mapping, dlme_data_mapping_bytes);
298d42119ccSManish V Badarkhe 	if (rc != 0) {
299d42119ccSManish V Badarkhe 		ERROR("%s(): mmap_remove_dynamic_region() failed"
300d42119ccSManish V Badarkhe 		      " unexpectedly rc=%d\n", __func__, rc);
301d42119ccSManish V Badarkhe 		panic();
302d42119ccSManish V Badarkhe 	}
30340e1fad6SManish Pandey 
30440e1fad6SManish Pandey 	return SUCCESS;
30540e1fad6SManish Pandey }
30640e1fad6SManish Pandey 
30740e1fad6SManish Pandey /*
30840e1fad6SManish Pandey  * Note: accesses to the dynamic launch args, and to the DLME data are
30940e1fad6SManish Pandey  * little-endian as required, thanks to TF-A BL31 init requirements.
31040e1fad6SManish Pandey  */
31140e1fad6SManish Pandey static enum drtm_retc drtm_dl_check_args(uint64_t x1,
31240e1fad6SManish Pandey 					 struct_drtm_dl_args *a_out)
31340e1fad6SManish Pandey {
31440e1fad6SManish Pandey 	uint64_t dlme_start, dlme_end;
31540e1fad6SManish Pandey 	uint64_t dlme_img_start, dlme_img_ep, dlme_img_end;
31640e1fad6SManish Pandey 	uint64_t dlme_data_start, dlme_data_end;
31740e1fad6SManish Pandey 	uintptr_t args_mapping;
31840e1fad6SManish Pandey 	size_t args_mapping_size;
31940e1fad6SManish Pandey 	struct_drtm_dl_args *a;
32040e1fad6SManish Pandey 	struct_drtm_dl_args args_buf;
32140e1fad6SManish Pandey 	int rc;
32240e1fad6SManish Pandey 
32340e1fad6SManish Pandey 	if (x1 % DRTM_PAGE_SIZE != 0) {
32440e1fad6SManish Pandey 		ERROR("DRTM: parameters structure is not "
32540e1fad6SManish Pandey 		      DRTM_PAGE_SIZE_STR "-aligned\n");
32640e1fad6SManish Pandey 		return INVALID_PARAMETERS;
32740e1fad6SManish Pandey 	}
32840e1fad6SManish Pandey 
32940e1fad6SManish Pandey 	args_mapping_size = ALIGNED_UP(sizeof(struct_drtm_dl_args), DRTM_PAGE_SIZE);
33040e1fad6SManish Pandey 	rc = mmap_add_dynamic_region_alloc_va(x1, &args_mapping, args_mapping_size,
33140e1fad6SManish Pandey 					      MT_MEMORY | MT_NS | MT_RO |
33240e1fad6SManish Pandey 					      MT_SHAREABILITY_ISH);
33340e1fad6SManish Pandey 	if (rc != 0) {
33440e1fad6SManish Pandey 		WARN("DRTM: %s: mmap_add_dynamic_region() failed rc=%d\n",
33540e1fad6SManish Pandey 		      __func__, rc);
33640e1fad6SManish Pandey 		return INTERNAL_ERROR;
33740e1fad6SManish Pandey 	}
33840e1fad6SManish Pandey 	a = (struct_drtm_dl_args *)args_mapping;
33940e1fad6SManish Pandey 	/*
34040e1fad6SManish Pandey 	 * TODO: invalidate all data cache before reading the data passed by the
34140e1fad6SManish Pandey 	 * DCE Preamble.  This is required to avoid / defend against racing with
34240e1fad6SManish Pandey 	 * cache evictions.
34340e1fad6SManish Pandey 	 */
34440e1fad6SManish Pandey 	args_buf = *a;
34540e1fad6SManish Pandey 
34640e1fad6SManish Pandey 	rc = mmap_remove_dynamic_region(args_mapping, args_mapping_size);
34740e1fad6SManish Pandey 	if (rc) {
34840e1fad6SManish Pandey 		ERROR("%s(): mmap_remove_dynamic_region() failed unexpectedly"
34940e1fad6SManish Pandey 		      " rc=%d\n", __func__, rc);
35040e1fad6SManish Pandey 		panic();
35140e1fad6SManish Pandey 	}
35240e1fad6SManish Pandey 	a = &args_buf;
35340e1fad6SManish Pandey 
35440e1fad6SManish Pandey 	if (a->version != 1) {
35540e1fad6SManish Pandey 		ERROR("DRTM: parameters structure incompatible with major version %d\n",
35640e1fad6SManish Pandey 		      ARM_DRTM_VERSION_MAJOR);
35740e1fad6SManish Pandey 		return NOT_SUPPORTED;
35840e1fad6SManish Pandey 	}
35940e1fad6SManish Pandey 
36040e1fad6SManish Pandey 	if (!(a->dlme_img_off < a->dlme_size &&
36140e1fad6SManish Pandey 	      a->dlme_data_off < a->dlme_size)) {
36240e1fad6SManish Pandey 		ERROR("DRTM: argument offset is outside of the DLME region\n");
36340e1fad6SManish Pandey 		return INVALID_PARAMETERS;
36440e1fad6SManish Pandey 	}
36540e1fad6SManish Pandey 	dlme_start = a->dlme_paddr;
36640e1fad6SManish Pandey 	dlme_end = a->dlme_paddr + a->dlme_size;
36740e1fad6SManish Pandey 	dlme_img_start = a->dlme_paddr + a->dlme_img_off;
36840e1fad6SManish Pandey 	dlme_img_ep = dlme_img_start + a->dlme_img_ep_off;
36940e1fad6SManish Pandey 	dlme_img_end = dlme_img_start + a->dlme_img_size;
37040e1fad6SManish Pandey 	dlme_data_start = a->dlme_paddr + a->dlme_data_off;
37140e1fad6SManish Pandey 	dlme_data_end = dlme_end;
37240e1fad6SManish Pandey 
37340e1fad6SManish Pandey 	/*
37440e1fad6SManish Pandey 	 * TODO: validate that the DLME physical address range is all NS memory,
37540e1fad6SManish Pandey 	 * return INVALID_PARAMETERS if it is not.
37640e1fad6SManish Pandey 	 * Note that this check relies on platform-specific information. For
37740e1fad6SManish Pandey 	 * examples, see psci_plat_pm_ops->validate_ns_entrypoint() or
37840e1fad6SManish Pandey 	 * arm_validate_ns_entrypoint().
37940e1fad6SManish Pandey 	 */
38040e1fad6SManish Pandey 
38140e1fad6SManish Pandey 	/* Check the DLME regions arguments. */
38240e1fad6SManish Pandey 	if ((dlme_start % DRTM_PAGE_SIZE) != 0) {
38340e1fad6SManish Pandey 		ERROR("DRTM: argument DLME region is not "
38440e1fad6SManish Pandey 		      DRTM_PAGE_SIZE_STR "-aligned\n");
38540e1fad6SManish Pandey 		return INVALID_PARAMETERS;
38640e1fad6SManish Pandey 	}
38740e1fad6SManish Pandey 
38840e1fad6SManish Pandey 	if (!(dlme_start < dlme_end &&
38940e1fad6SManish Pandey 	      dlme_start <= dlme_img_start && dlme_img_start < dlme_img_end &&
39040e1fad6SManish Pandey 	      dlme_start <= dlme_data_start && dlme_data_start < dlme_data_end)) {
39140e1fad6SManish Pandey 		ERROR("DRTM: argument DLME region is discontiguous\n");
39240e1fad6SManish Pandey 		return INVALID_PARAMETERS;
39340e1fad6SManish Pandey 	}
39440e1fad6SManish Pandey 
39540e1fad6SManish Pandey 	if (dlme_img_start < dlme_data_end && dlme_data_start < dlme_img_end) {
39640e1fad6SManish Pandey 		ERROR("DRTM: argument DLME regions overlap\n");
39740e1fad6SManish Pandey 		return INVALID_PARAMETERS;
39840e1fad6SManish Pandey 	}
39940e1fad6SManish Pandey 
40040e1fad6SManish Pandey 	/* Check the DLME image region arguments. */
40140e1fad6SManish Pandey 	if ((dlme_img_start % DRTM_PAGE_SIZE) != 0) {
40240e1fad6SManish Pandey 		ERROR("DRTM: argument DLME image region is not "
40340e1fad6SManish Pandey 		      DRTM_PAGE_SIZE_STR "-aligned\n");
40440e1fad6SManish Pandey 		return INVALID_PARAMETERS;
40540e1fad6SManish Pandey 	}
40640e1fad6SManish Pandey 
40740e1fad6SManish Pandey 	if (!(dlme_img_start <= dlme_img_ep && dlme_img_ep < dlme_img_end)) {
40840e1fad6SManish Pandey 		ERROR("DRTM: DLME entry point is outside of the DLME image region\n");
40940e1fad6SManish Pandey 		return INVALID_PARAMETERS;
41040e1fad6SManish Pandey 	}
41140e1fad6SManish Pandey 
41240e1fad6SManish Pandey 	if ((dlme_img_ep % 4) != 0) {
41340e1fad6SManish Pandey 		ERROR("DRTM: DLME image entry point is not 4-byte-aligned\n");
41440e1fad6SManish Pandey 		return INVALID_PARAMETERS;
41540e1fad6SManish Pandey 	}
41640e1fad6SManish Pandey 
41740e1fad6SManish Pandey 	/* Check the DLME data region arguments. */
41840e1fad6SManish Pandey 	if ((dlme_data_start % DRTM_PAGE_SIZE) != 0) {
41940e1fad6SManish Pandey 		ERROR("DRTM: argument DLME data region is not "
42040e1fad6SManish Pandey 		      DRTM_PAGE_SIZE_STR "-aligned\n");
42140e1fad6SManish Pandey 		return INVALID_PARAMETERS;
42240e1fad6SManish Pandey 	}
42340e1fad6SManish Pandey 
424d42119ccSManish V Badarkhe 	if (dlme_data_end - dlme_data_start < dlme_data_min_size) {
42540e1fad6SManish Pandey 		ERROR("DRTM: argument DLME data region is short of %lu bytes\n",
426d42119ccSManish V Badarkhe 		      dlme_data_min_size - (size_t)(dlme_data_end - dlme_data_start));
42740e1fad6SManish Pandey 		return INVALID_PARAMETERS;
42840e1fad6SManish Pandey 	}
42940e1fad6SManish Pandey 
43040e1fad6SManish Pandey 	/* Check the Normal World DCE region arguments. */
43140e1fad6SManish Pandey 	if (a->dce_nwd_paddr != 0) {
43240e1fad6SManish Pandey 		uint32_t dce_nwd_start = a->dce_nwd_paddr;
43340e1fad6SManish Pandey 		uint32_t dce_nwd_end = dce_nwd_start + a->dce_nwd_size;
43440e1fad6SManish Pandey 
43540e1fad6SManish Pandey 		if (!(dce_nwd_start < dce_nwd_end)) {
43640e1fad6SManish Pandey 			ERROR("DRTM: argument Normal World DCE region is dicontiguous\n");
43740e1fad6SManish Pandey 			return INVALID_PARAMETERS;
43840e1fad6SManish Pandey 		}
43940e1fad6SManish Pandey 
44040e1fad6SManish Pandey 		if (dce_nwd_start < dlme_end && dlme_start < dce_nwd_end) {
44140e1fad6SManish Pandey 			ERROR("DRTM: argument Normal World DCE regions overlap\n");
44240e1fad6SManish Pandey 			return INVALID_PARAMETERS;
44340e1fad6SManish Pandey 		}
44440e1fad6SManish Pandey 	}
44540e1fad6SManish Pandey 
44640e1fad6SManish Pandey 	*a_out = *a;
44740e1fad6SManish Pandey 	return SUCCESS;
44840e1fad6SManish Pandey }
44940e1fad6SManish Pandey 
450*d1747e1bSManish Pandey static void drtm_dl_reset_dlme_el_state(enum drtm_dlme_el dlme_el)
451*d1747e1bSManish Pandey {
452*d1747e1bSManish Pandey 	uint64_t sctlr;
453*d1747e1bSManish Pandey 
454*d1747e1bSManish Pandey 	/*
455*d1747e1bSManish Pandey 	 * TODO: Set PE state according to the PSCI's specification of the initial
456*d1747e1bSManish Pandey 	 * state after CPU_ON, or to reset values if unspecified, where they exist,
457*d1747e1bSManish Pandey 	 * or define sensible values otherwise.
458*d1747e1bSManish Pandey 	 */
459*d1747e1bSManish Pandey 
460*d1747e1bSManish Pandey 	switch (dlme_el) {
461*d1747e1bSManish Pandey 	case DLME_AT_EL1:
462*d1747e1bSManish Pandey 		sctlr = read_sctlr_el1();
463*d1747e1bSManish Pandey 		break;
464*d1747e1bSManish Pandey 
465*d1747e1bSManish Pandey 	case DLME_AT_EL2:
466*d1747e1bSManish Pandey 		sctlr = read_sctlr_el2();
467*d1747e1bSManish Pandey 		break;
468*d1747e1bSManish Pandey 
469*d1747e1bSManish Pandey 	default: /* Not reached */
470*d1747e1bSManish Pandey 		ERROR("%s(): dlme_el has the unexpected value %d\n",
471*d1747e1bSManish Pandey 		      __func__, dlme_el);
472*d1747e1bSManish Pandey 		panic();
473*d1747e1bSManish Pandey 	}
474*d1747e1bSManish Pandey 
475*d1747e1bSManish Pandey 	sctlr &= ~(/* Disable DLME's EL MMU, since the existing page-tables are untrusted. */
476*d1747e1bSManish Pandey 		   SCTLR_M_BIT
477*d1747e1bSManish Pandey 		   | SCTLR_EE_BIT               /* Little-endian data accesses. */
478*d1747e1bSManish Pandey 		  );
479*d1747e1bSManish Pandey 
480*d1747e1bSManish Pandey 	sctlr |= SCTLR_C_BIT | SCTLR_I_BIT; /* Allow instruction and data caching. */
481*d1747e1bSManish Pandey 
482*d1747e1bSManish Pandey 	switch (dlme_el) {
483*d1747e1bSManish Pandey 	case DLME_AT_EL1:
484*d1747e1bSManish Pandey 		write_sctlr_el1(sctlr);
485*d1747e1bSManish Pandey 		break;
486*d1747e1bSManish Pandey 
487*d1747e1bSManish Pandey 	case DLME_AT_EL2:
488*d1747e1bSManish Pandey 		write_sctlr_el2(sctlr);
489*d1747e1bSManish Pandey 		break;
490*d1747e1bSManish Pandey 	}
491*d1747e1bSManish Pandey }
492*d1747e1bSManish Pandey 
493*d1747e1bSManish Pandey static void drtm_dl_reset_dlme_context(enum drtm_dlme_el dlme_el)
494*d1747e1bSManish Pandey {
495*d1747e1bSManish Pandey 	void *ns_ctx = cm_get_context(NON_SECURE);
496*d1747e1bSManish Pandey 	gp_regs_t *gpregs = get_gpregs_ctx(ns_ctx);
497*d1747e1bSManish Pandey 	uint64_t spsr_el3 = read_ctx_reg(get_el3state_ctx(ns_ctx), CTX_SPSR_EL3);
498*d1747e1bSManish Pandey 
499*d1747e1bSManish Pandey 	/* Reset all gpregs, including SP_EL0. */
500*d1747e1bSManish Pandey 	memset(gpregs, 0, sizeof(*gpregs));
501*d1747e1bSManish Pandey 
502*d1747e1bSManish Pandey 	/* Reset SP_ELx. */
503*d1747e1bSManish Pandey 	switch (dlme_el) {
504*d1747e1bSManish Pandey 	case DLME_AT_EL1:
505*d1747e1bSManish Pandey 		write_sp_el1(0);
506*d1747e1bSManish Pandey 		break;
507*d1747e1bSManish Pandey 
508*d1747e1bSManish Pandey 	case DLME_AT_EL2:
509*d1747e1bSManish Pandey 		write_sp_el2(0);
510*d1747e1bSManish Pandey 		break;
511*d1747e1bSManish Pandey 	}
512*d1747e1bSManish Pandey 
513*d1747e1bSManish Pandey 	/*
514*d1747e1bSManish Pandey 	 * DLME's async exceptions are masked to avoid a NWd attacker's timed
515*d1747e1bSManish Pandey 	 * interference with any state we established trust in or measured.
516*d1747e1bSManish Pandey 	 */
517*d1747e1bSManish Pandey 	spsr_el3 |= SPSR_DAIF_MASK << SPSR_DAIF_SHIFT;
518*d1747e1bSManish Pandey 
519*d1747e1bSManish Pandey 	write_ctx_reg(get_el3state_ctx(ns_ctx), CTX_SPSR_EL3, spsr_el3);
520*d1747e1bSManish Pandey }
521*d1747e1bSManish Pandey 
522*d1747e1bSManish Pandey static void drtm_dl_prepare_eret_to_dlme(const struct_drtm_dl_args *args, enum drtm_dlme_el dlme_el)
523*d1747e1bSManish Pandey {
524*d1747e1bSManish Pandey 	void *ctx = cm_get_context(NON_SECURE);
525*d1747e1bSManish Pandey 	uint64_t dlme_ep = DL_ARGS_GET_DLME_ENTRY_POINT(args);
526*d1747e1bSManish Pandey 	uint64_t spsr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SPSR_EL3);
527*d1747e1bSManish Pandey 
528*d1747e1bSManish Pandey 	/* Next ERET is to the DLME's EL. */
529*d1747e1bSManish Pandey 	spsr_el3 &= ~(MODE_EL_MASK << MODE_EL_SHIFT);
530*d1747e1bSManish Pandey 	switch (dlme_el) {
531*d1747e1bSManish Pandey 	case DLME_AT_EL1:
532*d1747e1bSManish Pandey 		spsr_el3 |= MODE_EL1 << MODE_EL_SHIFT;
533*d1747e1bSManish Pandey 		break;
534*d1747e1bSManish Pandey 
535*d1747e1bSManish Pandey 	case DLME_AT_EL2:
536*d1747e1bSManish Pandey 		spsr_el3 |= MODE_EL2 << MODE_EL_SHIFT;
537*d1747e1bSManish Pandey 		break;
538*d1747e1bSManish Pandey 	}
539*d1747e1bSManish Pandey 
540*d1747e1bSManish Pandey 	/* Next ERET is to the DLME entry point. */
541*d1747e1bSManish Pandey 	cm_set_elr_spsr_el3(NON_SECURE, dlme_ep, spsr_el3);
542*d1747e1bSManish Pandey }
543*d1747e1bSManish Pandey 
544bd6cc0b2SManish Pandey static uint64_t drtm_dynamic_launch(uint64_t x1, void *handle)
545bd6cc0b2SManish Pandey {
546bd6cc0b2SManish Pandey 	enum drtm_retc ret = SUCCESS;
5472b13a985SManish V Badarkhe 	enum drtm_retc dma_prot_ret;
54840e1fad6SManish Pandey 	struct_drtm_dl_args args;
549*d1747e1bSManish Pandey 	/* DLME should be highest NS exception level */
550*d1747e1bSManish Pandey 	enum drtm_dlme_el dlme_el = (el_implemented(2) != EL_IMPL_NONE) ? MODE_EL2 : MODE_EL1;
551bd6cc0b2SManish Pandey 
552bd6cc0b2SManish Pandey 	/* Ensure that only boot PE is powered on */
553bd6cc0b2SManish Pandey 	ret = drtm_dl_check_cores();
554bd6cc0b2SManish Pandey 	if (ret != SUCCESS) {
555bd6cc0b2SManish Pandey 		SMC_RET1(handle, ret);
556bd6cc0b2SManish Pandey 	}
557bd6cc0b2SManish Pandey 
558bd6cc0b2SManish Pandey 	/*
559bd6cc0b2SManish Pandey 	 * Ensure that execution state is AArch64 and the caller
560bd6cc0b2SManish Pandey 	 * is highest non-secure exception level
561bd6cc0b2SManish Pandey 	 */
562bd6cc0b2SManish Pandey 	ret = drtm_dl_check_caller_el(handle);
563bd6cc0b2SManish Pandey 	if (ret != SUCCESS) {
564bd6cc0b2SManish Pandey 		SMC_RET1(handle, ret);
565bd6cc0b2SManish Pandey 	}
566bd6cc0b2SManish Pandey 
56740e1fad6SManish Pandey 	ret = drtm_dl_check_args(x1, &args);
56840e1fad6SManish Pandey 	if (ret != SUCCESS) {
56940e1fad6SManish Pandey 		SMC_RET1(handle, ret);
57040e1fad6SManish Pandey 	}
57140e1fad6SManish Pandey 
5722b13a985SManish V Badarkhe 	/*
5732b13a985SManish V Badarkhe 	 * Engage the DMA protections.  The launch cannot proceed without the DMA
5742b13a985SManish V Badarkhe 	 * protections due to potential TOC/TOU vulnerabilities w.r.t. the DLME
5752b13a985SManish V Badarkhe 	 * region (and to the NWd DCE region).
5762b13a985SManish V Badarkhe 	 */
5772b13a985SManish V Badarkhe 	ret = drtm_dma_prot_engage(&args.dma_prot_args,
5782b13a985SManish V Badarkhe 				   DL_ARGS_GET_DMA_PROT_TYPE(&args));
5792b13a985SManish V Badarkhe 	if (ret != SUCCESS) {
5802b13a985SManish V Badarkhe 		SMC_RET1(handle, ret);
5812b13a985SManish V Badarkhe 	}
5822b13a985SManish V Badarkhe 
5832090e552SManish V Badarkhe 	/*
5842090e552SManish V Badarkhe 	 * The DMA protection is now engaged.  Note that any failure mode that
5852090e552SManish V Badarkhe 	 * returns an error to the DRTM-launch caller must now disengage DMA
5862090e552SManish V Badarkhe 	 * protections before returning to the caller.
5872090e552SManish V Badarkhe 	 */
5882090e552SManish V Badarkhe 
5892090e552SManish V Badarkhe 	ret = drtm_take_measurements(&args);
5902090e552SManish V Badarkhe 	if (ret != SUCCESS) {
5912090e552SManish V Badarkhe 		goto err_undo_dma_prot;
5922090e552SManish V Badarkhe 	}
5932090e552SManish V Badarkhe 
594d42119ccSManish V Badarkhe 	ret = drtm_dl_prepare_dlme_data(&args);
595d42119ccSManish V Badarkhe 	if (ret != SUCCESS) {
596d42119ccSManish V Badarkhe 		goto err_undo_dma_prot;
597d42119ccSManish V Badarkhe 	}
598d42119ccSManish V Badarkhe 
599*d1747e1bSManish Pandey 	/*
600*d1747e1bSManish Pandey 	 * Note that, at the time of writing, the DRTM spec allows a successful
601*d1747e1bSManish Pandey 	 * launch from NS-EL1 to return to a DLME in NS-EL2.  The practical risk
602*d1747e1bSManish Pandey 	 * of a privilege escalation, e.g. due to a compromised hypervisor, is
603*d1747e1bSManish Pandey 	 * considered small enough not to warrant the specification of additional
604*d1747e1bSManish Pandey 	 * DRTM conduits that would be necessary to maintain OSs' abstraction from
605*d1747e1bSManish Pandey 	 * the presence of EL2 were the dynamic launch only be allowed from the
606*d1747e1bSManish Pandey 	 * highest NS EL.
607*d1747e1bSManish Pandey 	 */
608*d1747e1bSManish Pandey 
609*d1747e1bSManish Pandey 	dlme_el = (el_implemented(2) != EL_IMPL_NONE) ? MODE_EL2 : MODE_EL1;
610*d1747e1bSManish Pandey 
611*d1747e1bSManish Pandey 	drtm_dl_reset_dlme_el_state(dlme_el);
612*d1747e1bSManish Pandey 	drtm_dl_reset_dlme_context(dlme_el);
613*d1747e1bSManish Pandey 
614*d1747e1bSManish Pandey 	/*
615*d1747e1bSManish Pandey 	 * TODO: Reset all SDEI event handlers, since they are untrusted.  Both
616*d1747e1bSManish Pandey 	 * private and shared events for all cores must be unregistered.
617*d1747e1bSManish Pandey 	 * Note that simply calling SDEI ABIs would not be adequate for this, since
618*d1747e1bSManish Pandey 	 * there is currently no SDEI operation that clears private data for all PEs.
619*d1747e1bSManish Pandey 	 */
620*d1747e1bSManish Pandey 
621*d1747e1bSManish Pandey 	drtm_dl_prepare_eret_to_dlme(&args, dlme_el);
622*d1747e1bSManish Pandey 
623*d1747e1bSManish Pandey 	/*
624*d1747e1bSManish Pandey 	 * TODO: invalidate the instruction cache before jumping to the DLME.
625*d1747e1bSManish Pandey 	 * This is required to defend against potentially-malicious cache contents.
626*d1747e1bSManish Pandey 	 */
627*d1747e1bSManish Pandey 
628*d1747e1bSManish Pandey 	/* Return the DLME region's address in x0, and the DLME data offset in x1.*/
629*d1747e1bSManish Pandey 	SMC_RET2(handle, args.dlme_paddr, args.dlme_data_off);
6302090e552SManish V Badarkhe 
6312090e552SManish V Badarkhe err_undo_dma_prot:
6322090e552SManish V Badarkhe 	dma_prot_ret = drtm_dma_prot_disengage();
6332090e552SManish V Badarkhe 	if (dma_prot_ret != SUCCESS) {
6342090e552SManish V Badarkhe 		ERROR("%s(): drtm_dma_prot_disengage() failed unexpectedly"
6352090e552SManish V Badarkhe 		      " rc=%d\n", __func__, ret);
6362090e552SManish V Badarkhe 		panic();
6372090e552SManish V Badarkhe 	}
6382090e552SManish V Badarkhe 
639bd6cc0b2SManish Pandey 	SMC_RET1(handle, ret);
640bd6cc0b2SManish Pandey }
641bd6cc0b2SManish Pandey 
642e62748e3SManish V Badarkhe uint64_t drtm_smc_handler(uint32_t smc_fid,
643e62748e3SManish V Badarkhe 			  uint64_t x1,
644e62748e3SManish V Badarkhe 			  uint64_t x2,
645e62748e3SManish V Badarkhe 			  uint64_t x3,
646e62748e3SManish V Badarkhe 			  uint64_t x4,
647e62748e3SManish V Badarkhe 			  void *cookie,
648e62748e3SManish V Badarkhe 			  void *handle,
649e62748e3SManish V Badarkhe 			  uint64_t flags)
650e62748e3SManish V Badarkhe {
651e62748e3SManish V Badarkhe 	/* Check that the SMC call is from the Normal World. */
652e62748e3SManish V Badarkhe 	if (!is_caller_non_secure(flags)) {
653e62748e3SManish V Badarkhe 		SMC_RET1(handle, NOT_SUPPORTED);
654e62748e3SManish V Badarkhe 	}
655e62748e3SManish V Badarkhe 
656e62748e3SManish V Badarkhe 	switch (smc_fid) {
657e62748e3SManish V Badarkhe 	case ARM_DRTM_SVC_VERSION:
658e62748e3SManish V Badarkhe 		INFO("DRTM service handler: version\n");
659e62748e3SManish V Badarkhe 		/* Return the version of current implementation */
660e62748e3SManish V Badarkhe 		SMC_RET1(handle, ARM_DRTM_VERSION);
661e62748e3SManish V Badarkhe 		break;	/* not reached */
662e62748e3SManish V Badarkhe 
663e62748e3SManish V Badarkhe 	case ARM_DRTM_SVC_FEATURES:
664e62748e3SManish V Badarkhe 		if (((x1 >> ARM_DRTM_FUNC_SHIFT) & ARM_DRTM_FUNC_MASK) ==
665e62748e3SManish V Badarkhe 		    ARM_DRTM_FUNC_ID) {
666e62748e3SManish V Badarkhe 			/* Dispatch function-based queries. */
667e62748e3SManish V Badarkhe 			switch (x1 & FUNCID_MASK) {
668e62748e3SManish V Badarkhe 			case ARM_DRTM_SVC_VERSION:
669e62748e3SManish V Badarkhe 				SMC_RET1(handle, SUCCESS);
670e62748e3SManish V Badarkhe 				break;	/* not reached */
671e62748e3SManish V Badarkhe 
672e62748e3SManish V Badarkhe 			case ARM_DRTM_SVC_FEATURES:
673e62748e3SManish V Badarkhe 				SMC_RET1(handle, SUCCESS);
674e62748e3SManish V Badarkhe 				break;	/* not reached */
675e62748e3SManish V Badarkhe 
676e62748e3SManish V Badarkhe 			case ARM_DRTM_SVC_UNPROTECT_MEM:
677e62748e3SManish V Badarkhe 				SMC_RET1(handle, SUCCESS);
678e62748e3SManish V Badarkhe 				break;	/* not reached */
679e62748e3SManish V Badarkhe 
680e62748e3SManish V Badarkhe 			case ARM_DRTM_SVC_DYNAMIC_LAUNCH:
681e62748e3SManish V Badarkhe 				SMC_RET1(handle, SUCCESS);
682e62748e3SManish V Badarkhe 				break;	/* not reached */
683e62748e3SManish V Badarkhe 
684e62748e3SManish V Badarkhe 			case ARM_DRTM_SVC_CLOSE_LOCALITY:
685e62748e3SManish V Badarkhe 				WARN("ARM_DRTM_SVC_CLOSE_LOCALITY feature %s",
686e62748e3SManish V Badarkhe 				     "is not supported\n");
687e62748e3SManish V Badarkhe 				SMC_RET1(handle, NOT_SUPPORTED);
688e62748e3SManish V Badarkhe 				break;	/* not reached */
689e62748e3SManish V Badarkhe 
690e62748e3SManish V Badarkhe 			case ARM_DRTM_SVC_GET_ERROR:
691e62748e3SManish V Badarkhe 				SMC_RET1(handle, SUCCESS);
692e62748e3SManish V Badarkhe 				break;	/* not reached */
693e62748e3SManish V Badarkhe 
694e62748e3SManish V Badarkhe 			case ARM_DRTM_SVC_SET_ERROR:
695e62748e3SManish V Badarkhe 				SMC_RET1(handle, SUCCESS);
696e62748e3SManish V Badarkhe 				break;	/* not reached */
697e62748e3SManish V Badarkhe 
698e62748e3SManish V Badarkhe 			case ARM_DRTM_SVC_SET_TCB_HASH:
699e62748e3SManish V Badarkhe 				WARN("ARM_DRTM_SVC_TCB_HASH feature %s",
700e62748e3SManish V Badarkhe 				     "is not supported\n");
701e62748e3SManish V Badarkhe 				SMC_RET1(handle, NOT_SUPPORTED);
702e62748e3SManish V Badarkhe 				break;	/* not reached */
703e62748e3SManish V Badarkhe 
704e62748e3SManish V Badarkhe 			case ARM_DRTM_SVC_LOCK_TCB_HASH:
705e62748e3SManish V Badarkhe 				WARN("ARM_DRTM_SVC_LOCK_TCB_HASH feature %s",
706e62748e3SManish V Badarkhe 				     "is not supported\n");
707e62748e3SManish V Badarkhe 				SMC_RET1(handle, NOT_SUPPORTED);
708e62748e3SManish V Badarkhe 				break;	/* not reached */
709e62748e3SManish V Badarkhe 
710e62748e3SManish V Badarkhe 			default:
711e62748e3SManish V Badarkhe 				ERROR("Unknown DRTM service function\n");
712e62748e3SManish V Badarkhe 				SMC_RET1(handle, NOT_SUPPORTED);
713e62748e3SManish V Badarkhe 				break;	/* not reached */
714e62748e3SManish V Badarkhe 			}
715e9467afbSManish V Badarkhe 		} else {
716e9467afbSManish V Badarkhe 			/* Dispatch feature-based queries. */
717e9467afbSManish V Badarkhe 			switch (x1 & ARM_DRTM_FEAT_ID_MASK) {
718e9467afbSManish V Badarkhe 			case ARM_DRTM_FEATURES_TPM:
719e9467afbSManish V Badarkhe 				INFO("++ DRTM service handler: TPM features\n");
720e9467afbSManish V Badarkhe 				return drtm_features_tpm(handle);
721e9467afbSManish V Badarkhe 				break;	/* not reached */
722e9467afbSManish V Badarkhe 
723e9467afbSManish V Badarkhe 			case ARM_DRTM_FEATURES_MEM_REQ:
724e9467afbSManish V Badarkhe 				INFO("++ DRTM service handler: Min. mem."
725e9467afbSManish V Badarkhe 				     " requirement features\n");
726e9467afbSManish V Badarkhe 				return drtm_features_mem_req(handle);
727e9467afbSManish V Badarkhe 				break;	/* not reached */
728e9467afbSManish V Badarkhe 
729e9467afbSManish V Badarkhe 			case ARM_DRTM_FEATURES_DMA_PROT:
730e9467afbSManish V Badarkhe 				INFO("++ DRTM service handler: "
731e9467afbSManish V Badarkhe 				     "DMA protection features\n");
732e9467afbSManish V Badarkhe 				return drtm_features_dma_prot(handle);
733e9467afbSManish V Badarkhe 				break;	/* not reached */
734e9467afbSManish V Badarkhe 
735e9467afbSManish V Badarkhe 			case ARM_DRTM_FEATURES_BOOT_PE_ID:
736e9467afbSManish V Badarkhe 				INFO("++ DRTM service handler: "
737e9467afbSManish V Badarkhe 				     "Boot PE ID features\n");
738e9467afbSManish V Badarkhe 				return drtm_features_boot_pe_id(handle);
739e9467afbSManish V Badarkhe 				break;	/* not reached */
740e9467afbSManish V Badarkhe 
741e9467afbSManish V Badarkhe 			case ARM_DRTM_FEATURES_TCB_HASHES:
742e9467afbSManish V Badarkhe 				INFO("++ DRTM service handler: "
743e9467afbSManish V Badarkhe 				     "TCB-hashes features\n");
744e9467afbSManish V Badarkhe 				return drtm_features_tcb_hashes(handle);
745e9467afbSManish V Badarkhe 				break;	/* not reached */
746e9467afbSManish V Badarkhe 
747e9467afbSManish V Badarkhe 			default:
748e9467afbSManish V Badarkhe 				ERROR("Unknown ARM DRTM service feature\n");
749e9467afbSManish V Badarkhe 				SMC_RET1(handle, NOT_SUPPORTED);
750e9467afbSManish V Badarkhe 				break;	/* not reached */
751e9467afbSManish V Badarkhe 			}
752e62748e3SManish V Badarkhe 		}
753e62748e3SManish V Badarkhe 
754e62748e3SManish V Badarkhe 	case ARM_DRTM_SVC_UNPROTECT_MEM:
755e62748e3SManish V Badarkhe 		INFO("DRTM service handler: unprotect mem\n");
7562b13a985SManish V Badarkhe 		return drtm_unprotect_mem(handle);
757e62748e3SManish V Badarkhe 		break;	/* not reached */
758e62748e3SManish V Badarkhe 
759e62748e3SManish V Badarkhe 	case ARM_DRTM_SVC_DYNAMIC_LAUNCH:
760e62748e3SManish V Badarkhe 		INFO("DRTM service handler: dynamic launch\n");
761bd6cc0b2SManish Pandey 		return drtm_dynamic_launch(x1, handle);
762e62748e3SManish V Badarkhe 		break;	/* not reached */
763e62748e3SManish V Badarkhe 
764e62748e3SManish V Badarkhe 	case ARM_DRTM_SVC_CLOSE_LOCALITY:
765e62748e3SManish V Badarkhe 		WARN("DRTM service handler: close locality %s\n",
766e62748e3SManish V Badarkhe 		     "is not supported");
767e62748e3SManish V Badarkhe 		SMC_RET1(handle, NOT_SUPPORTED);
768e62748e3SManish V Badarkhe 		break;	/* not reached */
769e62748e3SManish V Badarkhe 
770e62748e3SManish V Badarkhe 	case ARM_DRTM_SVC_GET_ERROR:
771e62748e3SManish V Badarkhe 		INFO("DRTM service handler: get error\n");
7721436e37dSManish V Badarkhe 		drtm_get_error(handle);
773e62748e3SManish V Badarkhe 		break;	/* not reached */
774e62748e3SManish V Badarkhe 
775e62748e3SManish V Badarkhe 	case ARM_DRTM_SVC_SET_ERROR:
776e62748e3SManish V Badarkhe 		INFO("DRTM service handler: set error\n");
7771436e37dSManish V Badarkhe 		drtm_set_error(x1, handle);
778e62748e3SManish V Badarkhe 		break;	/* not reached */
779e62748e3SManish V Badarkhe 
780e62748e3SManish V Badarkhe 	case ARM_DRTM_SVC_SET_TCB_HASH:
781e62748e3SManish V Badarkhe 		WARN("DRTM service handler: set TCB hash %s\n",
782e62748e3SManish V Badarkhe 		     "is not supported");
783e62748e3SManish V Badarkhe 		SMC_RET1(handle, NOT_SUPPORTED);
784e62748e3SManish V Badarkhe 		break;  /* not reached */
785e62748e3SManish V Badarkhe 
786e62748e3SManish V Badarkhe 	case ARM_DRTM_SVC_LOCK_TCB_HASH:
787e62748e3SManish V Badarkhe 		WARN("DRTM service handler: lock TCB hash %s\n",
788e62748e3SManish V Badarkhe 		     "is not supported");
789e62748e3SManish V Badarkhe 		SMC_RET1(handle, NOT_SUPPORTED);
790e62748e3SManish V Badarkhe 		break;  /* not reached */
791e62748e3SManish V Badarkhe 
792e62748e3SManish V Badarkhe 	default:
793e62748e3SManish V Badarkhe 		ERROR("Unknown DRTM service function: 0x%x\n", smc_fid);
794e62748e3SManish V Badarkhe 		SMC_RET1(handle, SMC_UNK);
795e62748e3SManish V Badarkhe 		break;	/* not reached */
796e62748e3SManish V Badarkhe 	}
797e62748e3SManish V Badarkhe 
798e62748e3SManish V Badarkhe 	/* not reached */
799e62748e3SManish V Badarkhe 	SMC_RET1(handle, SMC_UNK);
800e62748e3SManish V Badarkhe }
801