1c8284409SSoren Brinkmann /* 2619bc13eSMichal Simek * Copyright (c) 2013-2022, Arm Limited and Contributors. All rights reserved. 3652c1ab1SMichal Simek * Copyright (c) 2022-2024, Advanced Micro Devices, Inc. All rights reserved. 4c8284409SSoren Brinkmann * 582cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 6c8284409SSoren Brinkmann */ 7c8284409SSoren Brinkmann 8c8284409SSoren Brinkmann #include <assert.h> 9ee1ebbd1SIsla Mitchell #include <errno.h> 1009d40e0eSAntonio Nino Diaz 1109d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 1209d40e0eSAntonio Nino Diaz #include <common/debug.h> 1309d40e0eSAntonio Nino Diaz #include <drivers/arm/gicv2.h> 1409d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 1509d40e0eSAntonio Nino Diaz #include <lib/psci/psci.h> 16bd9344f6SAntonio Nino Diaz #include <plat/arm/common/plat_arm.h> 1709d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 1809d40e0eSAntonio Nino Diaz 19bd9344f6SAntonio Nino Diaz #include <plat_private.h> 20c8284409SSoren Brinkmann #include "pm_client.h" 21a92681d9SJay Buddhabhatti #include "zynqmp_pm_api_sys.h" 22c8284409SSoren Brinkmann 23610eeac8SVenkatesh Yadav Abbarapu static uintptr_t zynqmp_sec_entry; 24c8284409SSoren Brinkmann 25610eeac8SVenkatesh Yadav Abbarapu static void zynqmp_cpu_standby(plat_local_state_t cpu_state) 26c8284409SSoren Brinkmann { 27c8284409SSoren Brinkmann VERBOSE("%s: cpu_state: 0x%x\n", __func__, cpu_state); 28c8284409SSoren Brinkmann 29c8284409SSoren Brinkmann dsb(); 30c8284409SSoren Brinkmann wfi(); 31c8284409SSoren Brinkmann } 32c8284409SSoren Brinkmann 33ffa91031SVenkatesh Yadav Abbarapu static int32_t zynqmp_pwr_domain_on(u_register_t mpidr) 34c8284409SSoren Brinkmann { 35895e8029SMaheedhar Bollapalli int32_t cpu_id = plat_core_pos_by_mpidr(mpidr); 36c8284409SSoren Brinkmann const struct pm_proc *proc; 37b35b5567SRavi Patel uint32_t buff[3]; 38b35b5567SRavi Patel enum pm_ret_status ret; 39c8284409SSoren Brinkmann 40c8284409SSoren Brinkmann VERBOSE("%s: mpidr: 0x%lx\n", __func__, mpidr); 41c8284409SSoren Brinkmann 42eb0d2b17SVenkatesh Yadav Abbarapu if (cpu_id == -1) { 43c8284409SSoren Brinkmann return PSCI_E_INTERN_FAIL; 44eb0d2b17SVenkatesh Yadav Abbarapu } 45652c1ab1SMichal Simek 46c8284409SSoren Brinkmann proc = pm_get_proc(cpu_id); 47655e62aaSRonak Jain if (proc == NULL) { 48652c1ab1SMichal Simek return PSCI_E_INTERN_FAIL; 49652c1ab1SMichal Simek } 50b35b5567SRavi Patel 51b35b5567SRavi Patel /* Check the APU proc status before wakeup */ 52b35b5567SRavi Patel ret = pm_get_node_status(proc->node_id, buff); 53b35b5567SRavi Patel if ((ret != PM_RET_SUCCESS) || (buff[0] == PM_PROC_STATE_SUSPENDING)) { 54b35b5567SRavi Patel return PSCI_E_INTERN_FAIL; 55b35b5567SRavi Patel } 56b35b5567SRavi Patel 579feba2e7SFilip Drazic /* Clear power down request */ 589feba2e7SFilip Drazic pm_client_wakeup(proc); 59c8284409SSoren Brinkmann 60c8284409SSoren Brinkmann /* Send request to PMU to wake up selected APU CPU core */ 61355ccf89SMaheedhar Bollapalli (void)pm_req_wakeup(proc->node_id, 1, zynqmp_sec_entry, REQ_ACK_BLOCKING); 62c8284409SSoren Brinkmann 63c8284409SSoren Brinkmann return PSCI_E_SUCCESS; 64c8284409SSoren Brinkmann } 65c8284409SSoren Brinkmann 66c8284409SSoren Brinkmann static void zynqmp_pwr_domain_off(const psci_power_state_t *target_state) 67c8284409SSoren Brinkmann { 68ffa91031SVenkatesh Yadav Abbarapu uint32_t cpu_id = plat_my_core_pos(); 69c8284409SSoren Brinkmann const struct pm_proc *proc = pm_get_proc(cpu_id); 70c8284409SSoren Brinkmann 71655e62aaSRonak Jain if (proc == NULL) { 72652c1ab1SMichal Simek return; 73652c1ab1SMichal Simek } 74652c1ab1SMichal Simek 75eb0d2b17SVenkatesh Yadav Abbarapu for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) { 76c8284409SSoren Brinkmann VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n", 77c8284409SSoren Brinkmann __func__, i, target_state->pwr_domain_state[i]); 78eb0d2b17SVenkatesh Yadav Abbarapu } 79c8284409SSoren Brinkmann 80c8284409SSoren Brinkmann /* Prevent interrupts from spuriously waking up this cpu */ 81c8284409SSoren Brinkmann gicv2_cpuif_disable(); 82c8284409SSoren Brinkmann 83c8284409SSoren Brinkmann /* 84c8284409SSoren Brinkmann * Send request to PMU to power down the appropriate APU CPU 85c8284409SSoren Brinkmann * core. 86c8284409SSoren Brinkmann * According to PSCI specification, CPU_off function does not 87c8284409SSoren Brinkmann * have resume address and CPU core can only be woken up 88c8284409SSoren Brinkmann * invoking CPU_on function, during which resume address will 89c8284409SSoren Brinkmann * be set. 90c8284409SSoren Brinkmann */ 91355ccf89SMaheedhar Bollapalli (void)pm_self_suspend(proc->node_id, MAX_LATENCY, PM_STATE_CPU_IDLE, 0); 92c8284409SSoren Brinkmann } 93c8284409SSoren Brinkmann 94c8284409SSoren Brinkmann static void zynqmp_pwr_domain_suspend(const psci_power_state_t *target_state) 95c8284409SSoren Brinkmann { 96ffa91031SVenkatesh Yadav Abbarapu uint32_t state; 97ffa91031SVenkatesh Yadav Abbarapu uint32_t cpu_id = plat_my_core_pos(); 98c8284409SSoren Brinkmann const struct pm_proc *proc = pm_get_proc(cpu_id); 99c8284409SSoren Brinkmann 100655e62aaSRonak Jain if (proc == NULL) { 101652c1ab1SMichal Simek return; 102652c1ab1SMichal Simek } 103652c1ab1SMichal Simek 104*e4a0c44fSNithin G for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) { 105c8284409SSoren Brinkmann VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n", 106c8284409SSoren Brinkmann __func__, i, target_state->pwr_domain_state[i]); 107*e4a0c44fSNithin G } 108c8284409SSoren Brinkmann 1095b542313SMaheedhar Bollapalli state = (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) ? 11095fd990fSFilip Drazic PM_STATE_SUSPEND_TO_RAM : PM_STATE_CPU_IDLE; 11195fd990fSFilip Drazic 112c8284409SSoren Brinkmann /* Send request to PMU to suspend this core */ 113355ccf89SMaheedhar Bollapalli (void)pm_self_suspend(proc->node_id, MAX_LATENCY, state, zynqmp_sec_entry); 114c8284409SSoren Brinkmann 115c8284409SSoren Brinkmann /* APU is to be turned off */ 116c8284409SSoren Brinkmann if (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) { 117c8284409SSoren Brinkmann /* disable coherency */ 118c8284409SSoren Brinkmann plat_arm_interconnect_exit_coherency(); 119c8284409SSoren Brinkmann } 120c8284409SSoren Brinkmann } 121c8284409SSoren Brinkmann 122c8284409SSoren Brinkmann static void zynqmp_pwr_domain_on_finish(const psci_power_state_t *target_state) 123c8284409SSoren Brinkmann { 124eb0d2b17SVenkatesh Yadav Abbarapu for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) { 125c8284409SSoren Brinkmann VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n", 126c8284409SSoren Brinkmann __func__, i, target_state->pwr_domain_state[i]); 127eb0d2b17SVenkatesh Yadav Abbarapu } 128256d133aSSiva Durga Prasad Paladugu plat_arm_gic_pcpu_init(); 129c8284409SSoren Brinkmann gicv2_cpuif_enable(); 130c8284409SSoren Brinkmann } 131c8284409SSoren Brinkmann 132c8284409SSoren Brinkmann static void zynqmp_pwr_domain_suspend_finish(const psci_power_state_t *target_state) 133c8284409SSoren Brinkmann { 134ffa91031SVenkatesh Yadav Abbarapu uint32_t cpu_id = plat_my_core_pos(); 135c8284409SSoren Brinkmann const struct pm_proc *proc = pm_get_proc(cpu_id); 136c8284409SSoren Brinkmann 137655e62aaSRonak Jain if (proc == NULL) { 138652c1ab1SMichal Simek return; 139652c1ab1SMichal Simek } 140652c1ab1SMichal Simek 141eb0d2b17SVenkatesh Yadav Abbarapu for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) { 142c8284409SSoren Brinkmann VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n", 143c8284409SSoren Brinkmann __func__, i, target_state->pwr_domain_state[i]); 144eb0d2b17SVenkatesh Yadav Abbarapu } 145c8284409SSoren Brinkmann 146c8284409SSoren Brinkmann /* Clear the APU power control register for this cpu */ 147c8284409SSoren Brinkmann pm_client_wakeup(proc); 148c8284409SSoren Brinkmann 149c8284409SSoren Brinkmann /* enable coherency */ 150c8284409SSoren Brinkmann plat_arm_interconnect_enter_coherency(); 1514fe0f4beSSoren Brinkmann /* APU was turned off */ 1524fe0f4beSSoren Brinkmann if (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) { 1534fe0f4beSSoren Brinkmann plat_arm_gic_init(); 1544fe0f4beSSoren Brinkmann } else { 1554fe0f4beSSoren Brinkmann gicv2_cpuif_enable(); 1564fe0f4beSSoren Brinkmann gicv2_pcpu_distif_init(); 1574fe0f4beSSoren Brinkmann } 158c8284409SSoren Brinkmann } 159c8284409SSoren Brinkmann 160c8284409SSoren Brinkmann /******************************************************************************* 161c8284409SSoren Brinkmann * ZynqMP handlers to shutdown/reboot the system 162c8284409SSoren Brinkmann ******************************************************************************/ 163c8284409SSoren Brinkmann 164c8284409SSoren Brinkmann static void __dead2 zynqmp_system_off(void) 165c8284409SSoren Brinkmann { 166c8284409SSoren Brinkmann /* disable coherency */ 167c8284409SSoren Brinkmann plat_arm_interconnect_exit_coherency(); 168c8284409SSoren Brinkmann 169c8284409SSoren Brinkmann /* Send the power down request to the PMU */ 170355ccf89SMaheedhar Bollapalli (void)pm_system_shutdown((uint32_t)PMF_SHUTDOWN_TYPE_SHUTDOWN, 17161ef376aSSiva Durga Prasad Paladugu pm_get_shutdown_scope()); 172c8284409SSoren Brinkmann 173a42e6e44SMaheedhar Bollapalli while (true) { 174c8284409SSoren Brinkmann wfi(); 175c8284409SSoren Brinkmann } 176eb0d2b17SVenkatesh Yadav Abbarapu } 177c8284409SSoren Brinkmann 178c8284409SSoren Brinkmann static void __dead2 zynqmp_system_reset(void) 179c8284409SSoren Brinkmann { 180c8284409SSoren Brinkmann /* disable coherency */ 181c8284409SSoren Brinkmann plat_arm_interconnect_exit_coherency(); 182c8284409SSoren Brinkmann 183c8284409SSoren Brinkmann /* Send the system reset request to the PMU */ 184355ccf89SMaheedhar Bollapalli (void)pm_system_shutdown((uint32_t)PMF_SHUTDOWN_TYPE_RESET, 18561ef376aSSiva Durga Prasad Paladugu pm_get_shutdown_scope()); 186c8284409SSoren Brinkmann 187a42e6e44SMaheedhar Bollapalli while (true) { 188c8284409SSoren Brinkmann wfi(); 189c8284409SSoren Brinkmann } 190eb0d2b17SVenkatesh Yadav Abbarapu } 191c8284409SSoren Brinkmann 192ffa91031SVenkatesh Yadav Abbarapu static int32_t zynqmp_validate_power_state(uint32_t power_state, 193c8284409SSoren Brinkmann psci_power_state_t *req_state) 194c8284409SSoren Brinkmann { 195c8284409SSoren Brinkmann VERBOSE("%s: power_state: 0x%x\n", __func__, power_state); 196c8284409SSoren Brinkmann 197bfd7c881SVenkatesh Yadav Abbarapu uint32_t pstate = psci_get_pstate_type(power_state); 198eccc7cdeSStefan Krsmanovic 199eccc7cdeSStefan Krsmanovic assert(req_state); 200eccc7cdeSStefan Krsmanovic 201eccc7cdeSStefan Krsmanovic /* Sanity check the requested state */ 202eb0d2b17SVenkatesh Yadav Abbarapu if (pstate == PSTATE_TYPE_STANDBY) { 203eccc7cdeSStefan Krsmanovic req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_RET_STATE; 204eb0d2b17SVenkatesh Yadav Abbarapu } else { 205eccc7cdeSStefan Krsmanovic req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_OFF_STATE; 206eb0d2b17SVenkatesh Yadav Abbarapu } 207eccc7cdeSStefan Krsmanovic /* We expect the 'state id' to be zero */ 208a42e6e44SMaheedhar Bollapalli if (psci_get_pstate_id(power_state) != 0U) { 209eccc7cdeSStefan Krsmanovic return PSCI_E_INVALID_PARAMS; 210eb0d2b17SVenkatesh Yadav Abbarapu } 211eccc7cdeSStefan Krsmanovic 212c8284409SSoren Brinkmann return PSCI_E_SUCCESS; 213c8284409SSoren Brinkmann } 214c8284409SSoren Brinkmann 215610eeac8SVenkatesh Yadav Abbarapu static void zynqmp_get_sys_suspend_power_state(psci_power_state_t *req_state) 216c8284409SSoren Brinkmann { 217c8284409SSoren Brinkmann req_state->pwr_domain_state[PSCI_CPU_PWR_LVL] = PLAT_MAX_OFF_STATE; 218c8284409SSoren Brinkmann req_state->pwr_domain_state[1] = PLAT_MAX_OFF_STATE; 219c8284409SSoren Brinkmann } 220c8284409SSoren Brinkmann 221c8284409SSoren Brinkmann /******************************************************************************* 222c8284409SSoren Brinkmann * Export the platform handlers to enable psci to invoke them 223c8284409SSoren Brinkmann ******************************************************************************/ 224c8284409SSoren Brinkmann static const struct plat_psci_ops zynqmp_psci_ops = { 225c8284409SSoren Brinkmann .cpu_standby = zynqmp_cpu_standby, 226c8284409SSoren Brinkmann .pwr_domain_on = zynqmp_pwr_domain_on, 227c8284409SSoren Brinkmann .pwr_domain_off = zynqmp_pwr_domain_off, 228c8284409SSoren Brinkmann .pwr_domain_suspend = zynqmp_pwr_domain_suspend, 229c8284409SSoren Brinkmann .pwr_domain_on_finish = zynqmp_pwr_domain_on_finish, 230c8284409SSoren Brinkmann .pwr_domain_suspend_finish = zynqmp_pwr_domain_suspend_finish, 231c8284409SSoren Brinkmann .system_off = zynqmp_system_off, 232c8284409SSoren Brinkmann .system_reset = zynqmp_system_reset, 233c8284409SSoren Brinkmann .validate_power_state = zynqmp_validate_power_state, 234c8284409SSoren Brinkmann .get_sys_suspend_power_state = zynqmp_get_sys_suspend_power_state, 235c8284409SSoren Brinkmann }; 236c8284409SSoren Brinkmann 237c8284409SSoren Brinkmann /******************************************************************************* 238c8284409SSoren Brinkmann * Export the platform specific power ops. 239c8284409SSoren Brinkmann ******************************************************************************/ 240c8284409SSoren Brinkmann int plat_setup_psci_ops(uintptr_t sec_entrypoint, 241c8284409SSoren Brinkmann const struct plat_psci_ops **psci_ops) 242c8284409SSoren Brinkmann { 243c8284409SSoren Brinkmann zynqmp_sec_entry = sec_entrypoint; 244c8284409SSoren Brinkmann 245c8284409SSoren Brinkmann *psci_ops = &zynqmp_psci_ops; 246c8284409SSoren Brinkmann 247c8284409SSoren Brinkmann return 0; 248c8284409SSoren Brinkmann } 249