xref: /rk3399_ARM-atf/plat/xilinx/zynqmp/plat_psci.c (revision a92681d9264467e98042f94df36a2184a5cf8270)
1c8284409SSoren Brinkmann /*
2b35b5567SRavi Patel  * Copyright (c) 2013-2022, ARM Limited and Contributors. All rights reserved.
3*a92681d9SJay Buddhabhatti  * Copyright (c) 2022-2023, Advanced Micro Devices, Inc. All rights reserved.
4c8284409SSoren Brinkmann  *
582cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
6c8284409SSoren Brinkmann  */
7c8284409SSoren Brinkmann 
8c8284409SSoren Brinkmann #include <assert.h>
9ee1ebbd1SIsla Mitchell #include <errno.h>
1009d40e0eSAntonio Nino Diaz 
1109d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
1209d40e0eSAntonio Nino Diaz #include <common/debug.h>
1309d40e0eSAntonio Nino Diaz #include <drivers/arm/gicv2.h>
1409d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
1509d40e0eSAntonio Nino Diaz #include <lib/psci/psci.h>
16bd9344f6SAntonio Nino Diaz #include <plat/arm/common/plat_arm.h>
1709d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
1809d40e0eSAntonio Nino Diaz 
19bd9344f6SAntonio Nino Diaz #include <plat_private.h>
20c8284409SSoren Brinkmann #include "pm_client.h"
21*a92681d9SJay Buddhabhatti #include "zynqmp_pm_api_sys.h"
22c8284409SSoren Brinkmann 
23610eeac8SVenkatesh Yadav Abbarapu static uintptr_t zynqmp_sec_entry;
24c8284409SSoren Brinkmann 
25610eeac8SVenkatesh Yadav Abbarapu static void zynqmp_cpu_standby(plat_local_state_t cpu_state)
26c8284409SSoren Brinkmann {
27c8284409SSoren Brinkmann 	VERBOSE("%s: cpu_state: 0x%x\n", __func__, cpu_state);
28c8284409SSoren Brinkmann 
29c8284409SSoren Brinkmann 	dsb();
30c8284409SSoren Brinkmann 	wfi();
31c8284409SSoren Brinkmann }
32c8284409SSoren Brinkmann 
33ffa91031SVenkatesh Yadav Abbarapu static int32_t zynqmp_pwr_domain_on(u_register_t mpidr)
34c8284409SSoren Brinkmann {
35ffa91031SVenkatesh Yadav Abbarapu 	uint32_t cpu_id = plat_core_pos_by_mpidr(mpidr);
36c8284409SSoren Brinkmann 	const struct pm_proc *proc;
37b35b5567SRavi Patel 	uint32_t buff[3];
38b35b5567SRavi Patel 	enum pm_ret_status ret;
39c8284409SSoren Brinkmann 
40c8284409SSoren Brinkmann 	VERBOSE("%s: mpidr: 0x%lx\n", __func__, mpidr);
41c8284409SSoren Brinkmann 
42eb0d2b17SVenkatesh Yadav Abbarapu 	if (cpu_id == -1) {
43c8284409SSoren Brinkmann 		return PSCI_E_INTERN_FAIL;
44eb0d2b17SVenkatesh Yadav Abbarapu 	}
45c8284409SSoren Brinkmann 	proc = pm_get_proc(cpu_id);
46b35b5567SRavi Patel 
47b35b5567SRavi Patel 	/* Check the APU proc status before wakeup */
48b35b5567SRavi Patel 	ret = pm_get_node_status(proc->node_id, buff);
49b35b5567SRavi Patel 	if ((ret != PM_RET_SUCCESS) || (buff[0] == PM_PROC_STATE_SUSPENDING)) {
50b35b5567SRavi Patel 		return PSCI_E_INTERN_FAIL;
51b35b5567SRavi Patel 	}
52b35b5567SRavi Patel 
539feba2e7SFilip Drazic 	/* Clear power down request */
549feba2e7SFilip Drazic 	pm_client_wakeup(proc);
55c8284409SSoren Brinkmann 
56c8284409SSoren Brinkmann 	/* Send request to PMU to wake up selected APU CPU core */
57e3f0391eSSoren Brinkmann 	pm_req_wakeup(proc->node_id, 1, zynqmp_sec_entry, REQ_ACK_BLOCKING);
58c8284409SSoren Brinkmann 
59c8284409SSoren Brinkmann 	return PSCI_E_SUCCESS;
60c8284409SSoren Brinkmann }
61c8284409SSoren Brinkmann 
62c8284409SSoren Brinkmann static void zynqmp_pwr_domain_off(const psci_power_state_t *target_state)
63c8284409SSoren Brinkmann {
64ffa91031SVenkatesh Yadav Abbarapu 	uint32_t cpu_id = plat_my_core_pos();
65c8284409SSoren Brinkmann 	const struct pm_proc *proc = pm_get_proc(cpu_id);
66c8284409SSoren Brinkmann 
67eb0d2b17SVenkatesh Yadav Abbarapu 	for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) {
68c8284409SSoren Brinkmann 		VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
69c8284409SSoren Brinkmann 			__func__, i, target_state->pwr_domain_state[i]);
70eb0d2b17SVenkatesh Yadav Abbarapu 	}
71c8284409SSoren Brinkmann 
72c8284409SSoren Brinkmann 	/* Prevent interrupts from spuriously waking up this cpu */
73c8284409SSoren Brinkmann 	gicv2_cpuif_disable();
74c8284409SSoren Brinkmann 
75c8284409SSoren Brinkmann 	/*
76c8284409SSoren Brinkmann 	 * Send request to PMU to power down the appropriate APU CPU
77c8284409SSoren Brinkmann 	 * core.
78c8284409SSoren Brinkmann 	 * According to PSCI specification, CPU_off function does not
79c8284409SSoren Brinkmann 	 * have resume address and CPU core can only be woken up
80c8284409SSoren Brinkmann 	 * invoking CPU_on function, during which resume address will
81c8284409SSoren Brinkmann 	 * be set.
82c8284409SSoren Brinkmann 	 */
8395fd990fSFilip Drazic 	pm_self_suspend(proc->node_id, MAX_LATENCY, PM_STATE_CPU_IDLE, 0);
84c8284409SSoren Brinkmann }
85c8284409SSoren Brinkmann 
86c8284409SSoren Brinkmann static void zynqmp_pwr_domain_suspend(const psci_power_state_t *target_state)
87c8284409SSoren Brinkmann {
88ffa91031SVenkatesh Yadav Abbarapu 	uint32_t state;
89ffa91031SVenkatesh Yadav Abbarapu 	uint32_t cpu_id = plat_my_core_pos();
90c8284409SSoren Brinkmann 	const struct pm_proc *proc = pm_get_proc(cpu_id);
91c8284409SSoren Brinkmann 
92c8284409SSoren Brinkmann 	for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++)
93c8284409SSoren Brinkmann 		VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
94c8284409SSoren Brinkmann 			__func__, i, target_state->pwr_domain_state[i]);
95c8284409SSoren Brinkmann 
9695fd990fSFilip Drazic 	state = target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE ?
9795fd990fSFilip Drazic 		PM_STATE_SUSPEND_TO_RAM : PM_STATE_CPU_IDLE;
9895fd990fSFilip Drazic 
99c8284409SSoren Brinkmann 	/* Send request to PMU to suspend this core */
10095fd990fSFilip Drazic 	pm_self_suspend(proc->node_id, MAX_LATENCY, state, zynqmp_sec_entry);
101c8284409SSoren Brinkmann 
102c8284409SSoren Brinkmann 	/* APU is to be turned off */
103c8284409SSoren Brinkmann 	if (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) {
104c8284409SSoren Brinkmann 		/* disable coherency */
105c8284409SSoren Brinkmann 		plat_arm_interconnect_exit_coherency();
106c8284409SSoren Brinkmann 	}
107c8284409SSoren Brinkmann }
108c8284409SSoren Brinkmann 
109c8284409SSoren Brinkmann static void zynqmp_pwr_domain_on_finish(const psci_power_state_t *target_state)
110c8284409SSoren Brinkmann {
111eb0d2b17SVenkatesh Yadav Abbarapu 	for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) {
112c8284409SSoren Brinkmann 		VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
113c8284409SSoren Brinkmann 			__func__, i, target_state->pwr_domain_state[i]);
114eb0d2b17SVenkatesh Yadav Abbarapu 	}
115256d133aSSiva Durga Prasad Paladugu 	plat_arm_gic_pcpu_init();
116c8284409SSoren Brinkmann 	gicv2_cpuif_enable();
117c8284409SSoren Brinkmann }
118c8284409SSoren Brinkmann 
119c8284409SSoren Brinkmann static void zynqmp_pwr_domain_suspend_finish(const psci_power_state_t *target_state)
120c8284409SSoren Brinkmann {
121ffa91031SVenkatesh Yadav Abbarapu 	uint32_t cpu_id = plat_my_core_pos();
122c8284409SSoren Brinkmann 	const struct pm_proc *proc = pm_get_proc(cpu_id);
123c8284409SSoren Brinkmann 
124eb0d2b17SVenkatesh Yadav Abbarapu 	for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) {
125c8284409SSoren Brinkmann 		VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
126c8284409SSoren Brinkmann 			__func__, i, target_state->pwr_domain_state[i]);
127eb0d2b17SVenkatesh Yadav Abbarapu 	}
128c8284409SSoren Brinkmann 
129c8284409SSoren Brinkmann 	/* Clear the APU power control register for this cpu */
130c8284409SSoren Brinkmann 	pm_client_wakeup(proc);
131c8284409SSoren Brinkmann 
132c8284409SSoren Brinkmann 	/* enable coherency */
133c8284409SSoren Brinkmann 	plat_arm_interconnect_enter_coherency();
1344fe0f4beSSoren Brinkmann 	/* APU was turned off */
1354fe0f4beSSoren Brinkmann 	if (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) {
1364fe0f4beSSoren Brinkmann 		plat_arm_gic_init();
1374fe0f4beSSoren Brinkmann 	} else {
1384fe0f4beSSoren Brinkmann 		gicv2_cpuif_enable();
1394fe0f4beSSoren Brinkmann 		gicv2_pcpu_distif_init();
1404fe0f4beSSoren Brinkmann 	}
141c8284409SSoren Brinkmann }
142c8284409SSoren Brinkmann 
143c8284409SSoren Brinkmann /*******************************************************************************
144c8284409SSoren Brinkmann  * ZynqMP handlers to shutdown/reboot the system
145c8284409SSoren Brinkmann  ******************************************************************************/
146c8284409SSoren Brinkmann 
147c8284409SSoren Brinkmann static void __dead2 zynqmp_system_off(void)
148c8284409SSoren Brinkmann {
149c8284409SSoren Brinkmann 	/* disable coherency */
150c8284409SSoren Brinkmann 	plat_arm_interconnect_exit_coherency();
151c8284409SSoren Brinkmann 
152c8284409SSoren Brinkmann 	/* Send the power down request to the PMU */
15383531703SSoren Brinkmann 	pm_system_shutdown(PMF_SHUTDOWN_TYPE_SHUTDOWN,
15461ef376aSSiva Durga Prasad Paladugu 			   pm_get_shutdown_scope());
155c8284409SSoren Brinkmann 
156eb0d2b17SVenkatesh Yadav Abbarapu 	while (1) {
157c8284409SSoren Brinkmann 		wfi();
158c8284409SSoren Brinkmann 	}
159eb0d2b17SVenkatesh Yadav Abbarapu }
160c8284409SSoren Brinkmann 
161c8284409SSoren Brinkmann static void __dead2 zynqmp_system_reset(void)
162c8284409SSoren Brinkmann {
163c8284409SSoren Brinkmann 	/* disable coherency */
164c8284409SSoren Brinkmann 	plat_arm_interconnect_exit_coherency();
165c8284409SSoren Brinkmann 
166c8284409SSoren Brinkmann 	/* Send the system reset request to the PMU */
16783531703SSoren Brinkmann 	pm_system_shutdown(PMF_SHUTDOWN_TYPE_RESET,
16861ef376aSSiva Durga Prasad Paladugu 			   pm_get_shutdown_scope());
169c8284409SSoren Brinkmann 
170eb0d2b17SVenkatesh Yadav Abbarapu 	while (1) {
171c8284409SSoren Brinkmann 		wfi();
172c8284409SSoren Brinkmann 	}
173eb0d2b17SVenkatesh Yadav Abbarapu }
174c8284409SSoren Brinkmann 
175ffa91031SVenkatesh Yadav Abbarapu static int32_t zynqmp_validate_power_state(uint32_t power_state,
176c8284409SSoren Brinkmann 				psci_power_state_t *req_state)
177c8284409SSoren Brinkmann {
178c8284409SSoren Brinkmann 	VERBOSE("%s: power_state: 0x%x\n", __func__, power_state);
179c8284409SSoren Brinkmann 
180bfd7c881SVenkatesh Yadav Abbarapu 	uint32_t pstate = psci_get_pstate_type(power_state);
181eccc7cdeSStefan Krsmanovic 
182eccc7cdeSStefan Krsmanovic 	assert(req_state);
183eccc7cdeSStefan Krsmanovic 
184eccc7cdeSStefan Krsmanovic 	/* Sanity check the requested state */
185eb0d2b17SVenkatesh Yadav Abbarapu 	if (pstate == PSTATE_TYPE_STANDBY) {
186eccc7cdeSStefan Krsmanovic 		req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_RET_STATE;
187eb0d2b17SVenkatesh Yadav Abbarapu 	} else {
188eccc7cdeSStefan Krsmanovic 		req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_OFF_STATE;
189eb0d2b17SVenkatesh Yadav Abbarapu 	}
190eccc7cdeSStefan Krsmanovic 	/* We expect the 'state id' to be zero */
191eb0d2b17SVenkatesh Yadav Abbarapu 	if (psci_get_pstate_id(power_state)) {
192eccc7cdeSStefan Krsmanovic 		return PSCI_E_INVALID_PARAMS;
193eb0d2b17SVenkatesh Yadav Abbarapu 	}
194eccc7cdeSStefan Krsmanovic 
195c8284409SSoren Brinkmann 	return PSCI_E_SUCCESS;
196c8284409SSoren Brinkmann }
197c8284409SSoren Brinkmann 
198610eeac8SVenkatesh Yadav Abbarapu static void zynqmp_get_sys_suspend_power_state(psci_power_state_t *req_state)
199c8284409SSoren Brinkmann {
200c8284409SSoren Brinkmann 	req_state->pwr_domain_state[PSCI_CPU_PWR_LVL] = PLAT_MAX_OFF_STATE;
201c8284409SSoren Brinkmann 	req_state->pwr_domain_state[1] = PLAT_MAX_OFF_STATE;
202c8284409SSoren Brinkmann }
203c8284409SSoren Brinkmann 
204c8284409SSoren Brinkmann /*******************************************************************************
205c8284409SSoren Brinkmann  * Export the platform handlers to enable psci to invoke them
206c8284409SSoren Brinkmann  ******************************************************************************/
207c8284409SSoren Brinkmann static const struct plat_psci_ops zynqmp_psci_ops = {
208c8284409SSoren Brinkmann 	.cpu_standby			= zynqmp_cpu_standby,
209c8284409SSoren Brinkmann 	.pwr_domain_on			= zynqmp_pwr_domain_on,
210c8284409SSoren Brinkmann 	.pwr_domain_off			= zynqmp_pwr_domain_off,
211c8284409SSoren Brinkmann 	.pwr_domain_suspend		= zynqmp_pwr_domain_suspend,
212c8284409SSoren Brinkmann 	.pwr_domain_on_finish		= zynqmp_pwr_domain_on_finish,
213c8284409SSoren Brinkmann 	.pwr_domain_suspend_finish	= zynqmp_pwr_domain_suspend_finish,
214c8284409SSoren Brinkmann 	.system_off			= zynqmp_system_off,
215c8284409SSoren Brinkmann 	.system_reset			= zynqmp_system_reset,
216c8284409SSoren Brinkmann 	.validate_power_state		= zynqmp_validate_power_state,
217c8284409SSoren Brinkmann 	.get_sys_suspend_power_state	= zynqmp_get_sys_suspend_power_state,
218c8284409SSoren Brinkmann };
219c8284409SSoren Brinkmann 
220c8284409SSoren Brinkmann /*******************************************************************************
221c8284409SSoren Brinkmann  * Export the platform specific power ops.
222c8284409SSoren Brinkmann  ******************************************************************************/
223c8284409SSoren Brinkmann int plat_setup_psci_ops(uintptr_t sec_entrypoint,
224c8284409SSoren Brinkmann 			const struct plat_psci_ops **psci_ops)
225c8284409SSoren Brinkmann {
226c8284409SSoren Brinkmann 	zynqmp_sec_entry = sec_entrypoint;
227c8284409SSoren Brinkmann 
228c8284409SSoren Brinkmann 	*psci_ops = &zynqmp_psci_ops;
229c8284409SSoren Brinkmann 
230c8284409SSoren Brinkmann 	return 0;
231c8284409SSoren Brinkmann }
232