xref: /rk3399_ARM-atf/plat/xilinx/zynqmp/include/platform_def.h (revision ece6fd2dac7da28a3e5d0911ec0957af6b21a70f)
1c8284409SSoren Brinkmann /*
21083b2b3SAntonio Nino Diaz  * Copyright (c) 2014-2018, ARM Limited and Contributors. All rights reserved.
3c8284409SSoren Brinkmann  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5c8284409SSoren Brinkmann  */
6c8284409SSoren Brinkmann 
71083b2b3SAntonio Nino Diaz #ifndef PLATFORM_DEF_H
81083b2b3SAntonio Nino Diaz #define PLATFORM_DEF_H
9c8284409SSoren Brinkmann 
10c8284409SSoren Brinkmann #include <arch.h>
1109d40e0eSAntonio Nino Diaz #include <common/interrupt_props.h>
1209d40e0eSAntonio Nino Diaz #include <drivers/arm/gic_common.h>
1309d40e0eSAntonio Nino Diaz #include <lib/utils_def.h>
1409d40e0eSAntonio Nino Diaz 
1599564393SJolly Shah #include "zynqmp_def.h"
16c8284409SSoren Brinkmann 
17c8284409SSoren Brinkmann /*******************************************************************************
18c8284409SSoren Brinkmann  * Generic platform constants
19c8284409SSoren Brinkmann  ******************************************************************************/
20c8284409SSoren Brinkmann 
21c8284409SSoren Brinkmann /* Size of cacheable stacks */
22c8284409SSoren Brinkmann #define PLATFORM_STACK_SIZE 0x440
23c8284409SSoren Brinkmann 
24c8284409SSoren Brinkmann #define PLATFORM_CORE_COUNT		4
25c8284409SSoren Brinkmann #define PLAT_NUM_POWER_DOMAINS		5
261083b2b3SAntonio Nino Diaz #define PLAT_MAX_PWR_LVL		U(1)
271083b2b3SAntonio Nino Diaz #define PLAT_MAX_RET_STATE		U(1)
281083b2b3SAntonio Nino Diaz #define PLAT_MAX_OFF_STATE		U(2)
29c8284409SSoren Brinkmann 
30c8284409SSoren Brinkmann /*******************************************************************************
31c8284409SSoren Brinkmann  * BL31 specific defines.
32c8284409SSoren Brinkmann  ******************************************************************************/
33c8284409SSoren Brinkmann /*
34c8284409SSoren Brinkmann  * Put BL31 at the top of the Trusted SRAM (just below the shared memory, if
35c8284409SSoren Brinkmann  * present). BL31_BASE is calculated using the current BL31 debug size plus a
36c8284409SSoren Brinkmann  * little space for growth.
37c8284409SSoren Brinkmann  */
3801555332SSoren Brinkmann #ifndef ZYNQMP_ATF_MEM_BASE
39d37442f7SSiva Durga Prasad Paladugu #if !DEBUG && defined(SPD_none)
400ab6a242SSoren Brinkmann # define BL31_BASE			0xfffea000
4101555332SSoren Brinkmann # define BL31_LIMIT			0xffffffff
42c8284409SSoren Brinkmann #else
433077f8d9SJolly Shah # define BL31_BASE			0x1000
443077f8d9SJolly Shah # define BL31_LIMIT			0x7ffff
453077f8d9SJolly Shah #endif
463077f8d9SJolly Shah #else
4701555332SSoren Brinkmann # define BL31_BASE			(ZYNQMP_ATF_MEM_BASE)
4801555332SSoren Brinkmann # define BL31_LIMIT			(ZYNQMP_ATF_MEM_BASE + ZYNQMP_ATF_MEM_SIZE - 1)
4901555332SSoren Brinkmann # ifdef ZYNQMP_ATF_MEM_PROGBITS_SIZE
5001555332SSoren Brinkmann #  define BL31_PROGBITS_LIMIT		(ZYNQMP_ATF_MEM_BASE + ZYNQMP_ATF_MEM_PROGBITS_SIZE - 1)
5101555332SSoren Brinkmann # endif
52c8284409SSoren Brinkmann #endif
53c8284409SSoren Brinkmann 
54c8284409SSoren Brinkmann /*******************************************************************************
55c8284409SSoren Brinkmann  * BL32 specific defines.
56c8284409SSoren Brinkmann  ******************************************************************************/
5701555332SSoren Brinkmann #ifndef ZYNQMP_BL32_MEM_BASE
5801555332SSoren Brinkmann # define BL32_BASE			0x60000000
5901555332SSoren Brinkmann # define BL32_LIMIT			0x7fffffff
60c8284409SSoren Brinkmann #else
6101555332SSoren Brinkmann # define BL32_BASE			(ZYNQMP_BL32_MEM_BASE)
6201555332SSoren Brinkmann # define BL32_LIMIT			(ZYNQMP_BL32_MEM_BASE + ZYNQMP_BL32_MEM_SIZE - 1)
63c8284409SSoren Brinkmann #endif
64c8284409SSoren Brinkmann 
6501555332SSoren Brinkmann /*******************************************************************************
6601555332SSoren Brinkmann  * BL33 specific defines.
6701555332SSoren Brinkmann  ******************************************************************************/
6801555332SSoren Brinkmann #ifndef PRELOADED_BL33_BASE
69*ece6fd2dSSandrine Bailleux # define PLAT_ARM_NS_IMAGE_BASE	0x8000000
7001555332SSoren Brinkmann #else
71*ece6fd2dSSandrine Bailleux # define PLAT_ARM_NS_IMAGE_BASE	PRELOADED_BL33_BASE
7201555332SSoren Brinkmann #endif
7301555332SSoren Brinkmann 
7401555332SSoren Brinkmann /*******************************************************************************
7501555332SSoren Brinkmann  * TSP  specific defines.
7601555332SSoren Brinkmann  ******************************************************************************/
7701555332SSoren Brinkmann #define TSP_SEC_MEM_BASE		BL32_BASE
7801555332SSoren Brinkmann #define TSP_SEC_MEM_SIZE		(BL32_LIMIT - BL32_BASE + 1)
7901555332SSoren Brinkmann 
8001555332SSoren Brinkmann /* ID of the secure physical generic timer interrupt used by the TSP */
81c8284409SSoren Brinkmann #define TSP_IRQ_SEC_PHY_TIMER		ARM_IRQ_SEC_PHY_TIMER
82c8284409SSoren Brinkmann 
83c8284409SSoren Brinkmann /*******************************************************************************
84c8284409SSoren Brinkmann  * Platform specific page table and MMU setup constants
85c8284409SSoren Brinkmann  ******************************************************************************/
865724481fSDavid Cunado #define PLAT_PHY_ADDR_SPACE_SIZE	(1ULL << 32)
875724481fSDavid Cunado #define PLAT_VIRT_ADDR_SPACE_SIZE	(1ULL << 32)
8847395a23SSoren Brinkmann #define MAX_MMAP_REGIONS		7
89c8284409SSoren Brinkmann #define MAX_XLAT_TABLES			5
90c8284409SSoren Brinkmann 
91c8284409SSoren Brinkmann #define CACHE_WRITEBACK_SHIFT   6
92c8284409SSoren Brinkmann #define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT)
93c8284409SSoren Brinkmann 
94c8284409SSoren Brinkmann #define PLAT_ARM_GICD_BASE	BASE_GICD_BASE
95c8284409SSoren Brinkmann #define PLAT_ARM_GICC_BASE	BASE_GICC_BASE
96c8284409SSoren Brinkmann /*
9795ad62b2SJeenu Viswambharan  * Define properties of Group 1 Secure and Group 0 interrupts as per GICv3
98c8284409SSoren Brinkmann  * terminology. On a GICv2 system or mode, the lists will be merged and treated
99c8284409SSoren Brinkmann  * as Group 0 interrupts.
100c8284409SSoren Brinkmann  */
10129657d0dSSiva Durga Prasad Paladugu #if !ZYNQMP_WDT_RESTART
10295ad62b2SJeenu Viswambharan #define PLAT_ARM_G1S_IRQ_PROPS(grp) \
10395ad62b2SJeenu Viswambharan 	INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, grp, \
10495ad62b2SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
10595ad62b2SJeenu Viswambharan 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, GIC_HIGHEST_SEC_PRIORITY, grp, \
10695ad62b2SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
10795ad62b2SJeenu Viswambharan 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, grp, \
10895ad62b2SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
10995ad62b2SJeenu Viswambharan 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, grp, \
11095ad62b2SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
11195ad62b2SJeenu Viswambharan 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, grp, \
11295ad62b2SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
11395ad62b2SJeenu Viswambharan 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, grp, \
11495ad62b2SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
11595ad62b2SJeenu Viswambharan 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, grp, \
11695ad62b2SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
11795ad62b2SJeenu Viswambharan 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, grp, \
11895ad62b2SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
11995ad62b2SJeenu Viswambharan 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, grp, \
12095ad62b2SJeenu Viswambharan 			GIC_INTR_CFG_EDGE)
12129657d0dSSiva Durga Prasad Paladugu #else
12229657d0dSSiva Durga Prasad Paladugu #define PLAT_ARM_G1S_IRQ_PROPS(grp) \
12329657d0dSSiva Durga Prasad Paladugu 	INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, grp, \
12429657d0dSSiva Durga Prasad Paladugu 			GIC_INTR_CFG_LEVEL), \
12529657d0dSSiva Durga Prasad Paladugu 	INTR_PROP_DESC(IRQ_TTC3_1, GIC_HIGHEST_SEC_PRIORITY, grp, \
12629657d0dSSiva Durga Prasad Paladugu 			GIC_INTR_CFG_EDGE), \
12729657d0dSSiva Durga Prasad Paladugu 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, GIC_HIGHEST_SEC_PRIORITY, grp, \
12829657d0dSSiva Durga Prasad Paladugu 			GIC_INTR_CFG_EDGE), \
12929657d0dSSiva Durga Prasad Paladugu 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, grp, \
13029657d0dSSiva Durga Prasad Paladugu 			GIC_INTR_CFG_EDGE), \
13129657d0dSSiva Durga Prasad Paladugu 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, grp, \
13229657d0dSSiva Durga Prasad Paladugu 			GIC_INTR_CFG_EDGE), \
13329657d0dSSiva Durga Prasad Paladugu 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, grp, \
13429657d0dSSiva Durga Prasad Paladugu 			GIC_INTR_CFG_EDGE), \
13529657d0dSSiva Durga Prasad Paladugu 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, grp, \
13629657d0dSSiva Durga Prasad Paladugu 			GIC_INTR_CFG_EDGE), \
13729657d0dSSiva Durga Prasad Paladugu 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, grp, \
13829657d0dSSiva Durga Prasad Paladugu 			GIC_INTR_CFG_EDGE), \
13929657d0dSSiva Durga Prasad Paladugu 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, grp, \
14029657d0dSSiva Durga Prasad Paladugu 			GIC_INTR_CFG_EDGE), \
14129657d0dSSiva Durga Prasad Paladugu 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, grp, \
14229657d0dSSiva Durga Prasad Paladugu 			GIC_INTR_CFG_EDGE)
14329657d0dSSiva Durga Prasad Paladugu #endif
144c8284409SSoren Brinkmann 
14595ad62b2SJeenu Viswambharan #define PLAT_ARM_G0_IRQ_PROPS(grp)
146c8284409SSoren Brinkmann 
1471083b2b3SAntonio Nino Diaz #endif /* PLATFORM_DEF_H */
148