1c8284409SSoren Brinkmann /* 24c4b9615SVenkatesh Yadav Abbarapu * Copyright (c) 2014-2022, ARM Limited and Contributors. All rights reserved. 3*c52a142bSAkshay Belsare * Copyright (c) 2018-2022, Xilinx, Inc. All rights reserved. 4*c52a142bSAkshay Belsare * Copyright (c) 2022-2023, Advanced Micro Devices, Inc. All rights reserved. 5c8284409SSoren Brinkmann * 682cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 7c8284409SSoren Brinkmann */ 8c8284409SSoren Brinkmann 91083b2b3SAntonio Nino Diaz #ifndef PLATFORM_DEF_H 101083b2b3SAntonio Nino Diaz #define PLATFORM_DEF_H 11c8284409SSoren Brinkmann 12c8284409SSoren Brinkmann #include <arch.h> 1309d40e0eSAntonio Nino Diaz #include <common/interrupt_props.h> 1409d40e0eSAntonio Nino Diaz #include <drivers/arm/gic_common.h> 1509d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 1609d40e0eSAntonio Nino Diaz 1799564393SJolly Shah #include "zynqmp_def.h" 18c8284409SSoren Brinkmann 19c8284409SSoren Brinkmann /******************************************************************************* 20c8284409SSoren Brinkmann * Generic platform constants 21c8284409SSoren Brinkmann ******************************************************************************/ 22c8284409SSoren Brinkmann 23c8284409SSoren Brinkmann /* Size of cacheable stacks */ 24c8284409SSoren Brinkmann #define PLATFORM_STACK_SIZE 0x440 25c8284409SSoren Brinkmann 266cdef9baSDeepika Bhavnani #define PLATFORM_CORE_COUNT U(4) 276cdef9baSDeepika Bhavnani #define PLAT_NUM_POWER_DOMAINS U(5) 281083b2b3SAntonio Nino Diaz #define PLAT_MAX_PWR_LVL U(1) 291083b2b3SAntonio Nino Diaz #define PLAT_MAX_RET_STATE U(1) 301083b2b3SAntonio Nino Diaz #define PLAT_MAX_OFF_STATE U(2) 31c8284409SSoren Brinkmann 32c8284409SSoren Brinkmann /******************************************************************************* 33c8284409SSoren Brinkmann * BL31 specific defines. 34c8284409SSoren Brinkmann ******************************************************************************/ 35c8284409SSoren Brinkmann /* 36c8284409SSoren Brinkmann * Put BL31 at the top of the Trusted SRAM (just below the shared memory, if 37c8284409SSoren Brinkmann * present). BL31_BASE is calculated using the current BL31 debug size plus a 38c8284409SSoren Brinkmann * little space for growth. 39c8284409SSoren Brinkmann */ 4001555332SSoren Brinkmann #ifndef ZYNQMP_ATF_MEM_BASE 414143268aSJan Kiszka #if !DEBUG && defined(SPD_none) && !SDEI_SUPPORT 425bcbd2deSVenkatesh Yadav Abbarapu # define BL31_BASE U(0xfffea000) 435bcbd2deSVenkatesh Yadav Abbarapu # define BL31_LIMIT U(0x100000000) 44c8284409SSoren Brinkmann #else 452537f072SAkshay Belsare # define BL31_BASE U(0x1000) 462537f072SAkshay Belsare # define BL31_LIMIT U(0x7ffff) 473077f8d9SJolly Shah #endif 483077f8d9SJolly Shah #else 4901555332SSoren Brinkmann # define BL31_BASE (ZYNQMP_ATF_MEM_BASE) 5001555332SSoren Brinkmann # define BL31_LIMIT (ZYNQMP_ATF_MEM_BASE + ZYNQMP_ATF_MEM_SIZE - 1) 5101555332SSoren Brinkmann # ifdef ZYNQMP_ATF_MEM_PROGBITS_SIZE 5201555332SSoren Brinkmann # define BL31_PROGBITS_LIMIT (ZYNQMP_ATF_MEM_BASE + ZYNQMP_ATF_MEM_PROGBITS_SIZE - 1) 5301555332SSoren Brinkmann # endif 54c8284409SSoren Brinkmann #endif 55c8284409SSoren Brinkmann 56c8284409SSoren Brinkmann /******************************************************************************* 57c8284409SSoren Brinkmann * BL32 specific defines. 58c8284409SSoren Brinkmann ******************************************************************************/ 5901555332SSoren Brinkmann #ifndef ZYNQMP_BL32_MEM_BASE 605bcbd2deSVenkatesh Yadav Abbarapu # define BL32_BASE U(0x60000000) 615bcbd2deSVenkatesh Yadav Abbarapu # define BL32_LIMIT U(0x7fffffff) 62c8284409SSoren Brinkmann #else 6301555332SSoren Brinkmann # define BL32_BASE (ZYNQMP_BL32_MEM_BASE) 6401555332SSoren Brinkmann # define BL32_LIMIT (ZYNQMP_BL32_MEM_BASE + ZYNQMP_BL32_MEM_SIZE - 1) 65c8284409SSoren Brinkmann #endif 66c8284409SSoren Brinkmann 6701555332SSoren Brinkmann /******************************************************************************* 6801555332SSoren Brinkmann * BL33 specific defines. 6901555332SSoren Brinkmann ******************************************************************************/ 7001555332SSoren Brinkmann #ifndef PRELOADED_BL33_BASE 715bcbd2deSVenkatesh Yadav Abbarapu # define PLAT_ARM_NS_IMAGE_BASE U(0x8000000) 7201555332SSoren Brinkmann #else 73ece6fd2dSSandrine Bailleux # define PLAT_ARM_NS_IMAGE_BASE PRELOADED_BL33_BASE 7401555332SSoren Brinkmann #endif 7501555332SSoren Brinkmann 7601555332SSoren Brinkmann /******************************************************************************* 7701555332SSoren Brinkmann * TSP specific defines. 7801555332SSoren Brinkmann ******************************************************************************/ 7901555332SSoren Brinkmann #define TSP_SEC_MEM_BASE BL32_BASE 8001555332SSoren Brinkmann #define TSP_SEC_MEM_SIZE (BL32_LIMIT - BL32_BASE + 1) 8101555332SSoren Brinkmann 8201555332SSoren Brinkmann /* ID of the secure physical generic timer interrupt used by the TSP */ 83c8284409SSoren Brinkmann #define TSP_IRQ_SEC_PHY_TIMER ARM_IRQ_SEC_PHY_TIMER 84c8284409SSoren Brinkmann 85c8284409SSoren Brinkmann /******************************************************************************* 86c8284409SSoren Brinkmann * Platform specific page table and MMU setup constants 87c8284409SSoren Brinkmann ******************************************************************************/ 885bcbd2deSVenkatesh Yadav Abbarapu #define XILINX_OF_BOARD_DTB_MAX_SIZE U(0x200000) 895bcbd2deSVenkatesh Yadav Abbarapu #define PLAT_DDR_LOWMEM_MAX U(0x80000000) 90*c52a142bSAkshay Belsare #define PLAT_OCM_BASE U(0xFFFC0000) 91*c52a142bSAkshay Belsare #define PLAT_OCM_LIMIT U(0xFFFFFFFF) 92*c52a142bSAkshay Belsare 93*c52a142bSAkshay Belsare #define IS_TFA_IN_OCM(x) ((x >= PLAT_OCM_BASE) && (x < PLAT_OCM_LIMIT)) 940a8143ddSMichal Simek 955724481fSDavid Cunado #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32) 965724481fSDavid Cunado #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32) 9770134000SAmit Nagal 9870134000SAmit Nagal #ifndef MAX_MMAP_REGIONS 99*c52a142bSAkshay Belsare #if (defined(XILINX_OF_BOARD_DTB_ADDR) && !IS_TFA_IN_OCM(BL31_BASE)) 1000a8143ddSMichal Simek #define MAX_MMAP_REGIONS 8 1010a8143ddSMichal Simek #else 10247395a23SSoren Brinkmann #define MAX_MMAP_REGIONS 7 10370134000SAmit Nagal #endif 10470134000SAmit Nagal #endif 10570134000SAmit Nagal 10670134000SAmit Nagal #ifndef MAX_XLAT_TABLES 107*c52a142bSAkshay Belsare #if !IS_TFA_IN_OCM(BL31_BASE) 10870134000SAmit Nagal #define MAX_XLAT_TABLES 8 10970134000SAmit Nagal #else 110c8284409SSoren Brinkmann #define MAX_XLAT_TABLES 5 1114c4b9615SVenkatesh Yadav Abbarapu #endif 11270134000SAmit Nagal #endif 113c8284409SSoren Brinkmann 114c8284409SSoren Brinkmann #define CACHE_WRITEBACK_SHIFT 6 115c8284409SSoren Brinkmann #define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT) 116c8284409SSoren Brinkmann 1174143268aSJan Kiszka #define ZYNQMP_SDEI_SGI_PRIVATE U(8) 1184143268aSJan Kiszka 1194143268aSJan Kiszka /* Platform macros to support exception handling framework */ 1204143268aSJan Kiszka #define PLAT_PRI_BITS U(3) 1214143268aSJan Kiszka #define PLAT_SDEI_CRITICAL_PRI 0x10 1224143268aSJan Kiszka #define PLAT_SDEI_NORMAL_PRI 0x20 1234143268aSJan Kiszka 124c8284409SSoren Brinkmann #define PLAT_ARM_GICD_BASE BASE_GICD_BASE 125c8284409SSoren Brinkmann #define PLAT_ARM_GICC_BASE BASE_GICC_BASE 126c8284409SSoren Brinkmann /* 12795ad62b2SJeenu Viswambharan * Define properties of Group 1 Secure and Group 0 interrupts as per GICv3 128c8284409SSoren Brinkmann * terminology. On a GICv2 system or mode, the lists will be merged and treated 129c8284409SSoren Brinkmann * as Group 0 interrupts. 130c8284409SSoren Brinkmann */ 13129657d0dSSiva Durga Prasad Paladugu #if !ZYNQMP_WDT_RESTART 13295ad62b2SJeenu Viswambharan #define PLAT_ARM_G1S_IRQ_PROPS(grp) \ 13395ad62b2SJeenu Viswambharan INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, grp, \ 13495ad62b2SJeenu Viswambharan GIC_INTR_CFG_LEVEL), \ 13595ad62b2SJeenu Viswambharan INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, grp, \ 13695ad62b2SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 13795ad62b2SJeenu Viswambharan INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, grp, \ 13895ad62b2SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 13995ad62b2SJeenu Viswambharan INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, grp, \ 14095ad62b2SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 14195ad62b2SJeenu Viswambharan INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, grp, \ 14295ad62b2SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 14395ad62b2SJeenu Viswambharan INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, grp, \ 14495ad62b2SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 14595ad62b2SJeenu Viswambharan INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, grp, \ 14695ad62b2SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 14795ad62b2SJeenu Viswambharan INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, grp, \ 14895ad62b2SJeenu Viswambharan GIC_INTR_CFG_EDGE) 14929657d0dSSiva Durga Prasad Paladugu #else 15029657d0dSSiva Durga Prasad Paladugu #define PLAT_ARM_G1S_IRQ_PROPS(grp) \ 15129657d0dSSiva Durga Prasad Paladugu INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, grp, \ 15229657d0dSSiva Durga Prasad Paladugu GIC_INTR_CFG_LEVEL), \ 15329657d0dSSiva Durga Prasad Paladugu INTR_PROP_DESC(IRQ_TTC3_1, GIC_HIGHEST_SEC_PRIORITY, grp, \ 15429657d0dSSiva Durga Prasad Paladugu GIC_INTR_CFG_EDGE), \ 15529657d0dSSiva Durga Prasad Paladugu INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, grp, \ 15629657d0dSSiva Durga Prasad Paladugu GIC_INTR_CFG_EDGE), \ 15729657d0dSSiva Durga Prasad Paladugu INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, grp, \ 15829657d0dSSiva Durga Prasad Paladugu GIC_INTR_CFG_EDGE), \ 15929657d0dSSiva Durga Prasad Paladugu INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, grp, \ 16029657d0dSSiva Durga Prasad Paladugu GIC_INTR_CFG_EDGE), \ 16129657d0dSSiva Durga Prasad Paladugu INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, grp, \ 16229657d0dSSiva Durga Prasad Paladugu GIC_INTR_CFG_EDGE), \ 16329657d0dSSiva Durga Prasad Paladugu INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, grp, \ 16429657d0dSSiva Durga Prasad Paladugu GIC_INTR_CFG_EDGE), \ 16529657d0dSSiva Durga Prasad Paladugu INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, grp, \ 16629657d0dSSiva Durga Prasad Paladugu GIC_INTR_CFG_EDGE), \ 16729657d0dSSiva Durga Prasad Paladugu INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, grp, \ 16829657d0dSSiva Durga Prasad Paladugu GIC_INTR_CFG_EDGE) 16929657d0dSSiva Durga Prasad Paladugu #endif 170c8284409SSoren Brinkmann 1714143268aSJan Kiszka #define PLAT_ARM_G0_IRQ_PROPS(grp) \ 1724143268aSJan Kiszka INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, PLAT_SDEI_NORMAL_PRI, grp, \ 1734143268aSJan Kiszka GIC_INTR_CFG_EDGE) 174c8284409SSoren Brinkmann 1751083b2b3SAntonio Nino Diaz #endif /* PLATFORM_DEF_H */ 176