xref: /rk3399_ARM-atf/plat/xilinx/versal/include/platform_def.h (revision f7092652061b18b1597997a79c434e05094e8d40)
1f91c3cb1SSiva Durga Prasad Paladugu /*
2619bc13eSMichal Simek  * Copyright (c) 2018-2021, Arm Limited and Contributors. All rights reserved.
331b68489SJay Buddhabhatti  * Copyright (c) 2022-2023, Advanced Micro Devices, Inc. All rights reserved.
4f91c3cb1SSiva Durga Prasad Paladugu  *
5f91c3cb1SSiva Durga Prasad Paladugu  * SPDX-License-Identifier: BSD-3-Clause
6f91c3cb1SSiva Durga Prasad Paladugu  */
7f91c3cb1SSiva Durga Prasad Paladugu 
8f91c3cb1SSiva Durga Prasad Paladugu #ifndef PLATFORM_DEF_H
9f91c3cb1SSiva Durga Prasad Paladugu #define PLATFORM_DEF_H
10f91c3cb1SSiva Durga Prasad Paladugu 
11f91c3cb1SSiva Durga Prasad Paladugu #include <arch.h>
12ade92a64SJay Buddhabhatti #include <plat_common.h>
13ab36d097STejas Patel #include "versal_def.h"
14f91c3cb1SSiva Durga Prasad Paladugu 
15f91c3cb1SSiva Durga Prasad Paladugu /*******************************************************************************
16f91c3cb1SSiva Durga Prasad Paladugu  * Generic platform constants
17f91c3cb1SSiva Durga Prasad Paladugu  ******************************************************************************/
18f91c3cb1SSiva Durga Prasad Paladugu 
19f91c3cb1SSiva Durga Prasad Paladugu /* Size of cacheable stacks */
2072b9f52dSPrasad Kummari #ifndef PLATFORM_STACK_SIZE
21b86e1aadSVenkatesh Yadav Abbarapu #define PLATFORM_STACK_SIZE	U(0x440)
2272b9f52dSPrasad Kummari #endif
23f91c3cb1SSiva Durga Prasad Paladugu 
246cdef9baSDeepika Bhavnani #define PLATFORM_CORE_COUNT		U(2)
250623dceaSAbhyuday Godhasara #define PLAT_MAX_PWR_LVL		U(1)
260623dceaSAbhyuday Godhasara #define PLAT_MAX_RET_STATE		U(1)
270623dceaSAbhyuday Godhasara #define PLAT_MAX_OFF_STATE		U(2)
28f91c3cb1SSiva Durga Prasad Paladugu 
29f91c3cb1SSiva Durga Prasad Paladugu /*******************************************************************************
30f91c3cb1SSiva Durga Prasad Paladugu  * BL31 specific defines.
31f91c3cb1SSiva Durga Prasad Paladugu  ******************************************************************************/
32f91c3cb1SSiva Durga Prasad Paladugu /*
33f91c3cb1SSiva Durga Prasad Paladugu  * Put BL31 at the top of the Trusted SRAM (just below the shared memory, if
34f91c3cb1SSiva Durga Prasad Paladugu  * present). BL31_BASE is calculated using the current BL31 debug size plus a
35f91c3cb1SSiva Durga Prasad Paladugu  * little space for growth.
36f91c3cb1SSiva Durga Prasad Paladugu  */
37f91c3cb1SSiva Durga Prasad Paladugu #ifndef VERSAL_ATF_MEM_BASE
380623dceaSAbhyuday Godhasara # define BL31_BASE			U(0xfffe0000)
39f123b91fSIlias Apalodimas # define BL31_LIMIT			U(0x100000000)
40f91c3cb1SSiva Durga Prasad Paladugu #else
41bfe82cffSPrasad Kummari # define BL31_BASE			U(VERSAL_ATF_MEM_BASE)
42bfe82cffSPrasad Kummari # define BL31_LIMIT			U(VERSAL_ATF_MEM_BASE + VERSAL_ATF_MEM_SIZE)
43f91c3cb1SSiva Durga Prasad Paladugu # ifdef VERSAL_ATF_MEM_PROGBITS_SIZE
44bfe82cffSPrasad Kummari #  define BL31_PROGBITS_LIMIT		U(VERSAL_ATF_MEM_BASE + VERSAL_ATF_MEM_PROGBITS_SIZE)
45f91c3cb1SSiva Durga Prasad Paladugu # endif
46f91c3cb1SSiva Durga Prasad Paladugu #endif
47f91c3cb1SSiva Durga Prasad Paladugu 
48f91c3cb1SSiva Durga Prasad Paladugu /*******************************************************************************
49f91c3cb1SSiva Durga Prasad Paladugu  * BL32 specific defines.
50f91c3cb1SSiva Durga Prasad Paladugu  ******************************************************************************/
51f91c3cb1SSiva Durga Prasad Paladugu #ifndef VERSAL_BL32_MEM_BASE
520623dceaSAbhyuday Godhasara # define BL32_BASE			U(0x60000000)
53f123b91fSIlias Apalodimas # define BL32_LIMIT			U(0x80000000)
54f91c3cb1SSiva Durga Prasad Paladugu #else
55bfe82cffSPrasad Kummari # define BL32_BASE			U(VERSAL_BL32_MEM_BASE)
56bfe82cffSPrasad Kummari # define BL32_LIMIT			U(VERSAL_BL32_MEM_BASE + VERSAL_BL32_MEM_SIZE)
57f91c3cb1SSiva Durga Prasad Paladugu #endif
58f91c3cb1SSiva Durga Prasad Paladugu 
59f91c3cb1SSiva Durga Prasad Paladugu /*******************************************************************************
60f91c3cb1SSiva Durga Prasad Paladugu  * BL33 specific defines.
61f91c3cb1SSiva Durga Prasad Paladugu  ******************************************************************************/
62f91c3cb1SSiva Durga Prasad Paladugu #ifndef PRELOADED_BL33_BASE
630623dceaSAbhyuday Godhasara # define PLAT_ARM_NS_IMAGE_BASE		U(0x8000000)
64f91c3cb1SSiva Durga Prasad Paladugu #else
65bfe82cffSPrasad Kummari # define PLAT_ARM_NS_IMAGE_BASE		U(PRELOADED_BL33_BASE)
66f91c3cb1SSiva Durga Prasad Paladugu #endif
67f91c3cb1SSiva Durga Prasad Paladugu 
68f91c3cb1SSiva Durga Prasad Paladugu /*******************************************************************************
69435bc14aSMaheedhar Bollapalli  * HIGH and LOW DDR MAX definitions
70435bc14aSMaheedhar Bollapalli  ******************************************************************************/
71435bc14aSMaheedhar Bollapalli #define PLAT_DDR_LOWMEM_MAX		U(0x80000000)
72435bc14aSMaheedhar Bollapalli #define PLAT_DDR_HIGHMEM_MAX		U(0x100000000)
73435bc14aSMaheedhar Bollapalli 
74435bc14aSMaheedhar Bollapalli /*******************************************************************************
75f91c3cb1SSiva Durga Prasad Paladugu  * TSP  specific defines.
76f91c3cb1SSiva Durga Prasad Paladugu  ******************************************************************************/
77f91c3cb1SSiva Durga Prasad Paladugu #define TSP_SEC_MEM_BASE		BL32_BASE
78f123b91fSIlias Apalodimas #define TSP_SEC_MEM_SIZE		(BL32_LIMIT - BL32_BASE)
79f91c3cb1SSiva Durga Prasad Paladugu 
80f91c3cb1SSiva Durga Prasad Paladugu /* ID of the secure physical generic timer interrupt used by the TSP */
81f91c3cb1SSiva Durga Prasad Paladugu #define TSP_IRQ_SEC_PHY_TIMER		ARM_IRQ_SEC_PHY_TIMER
82f91c3cb1SSiva Durga Prasad Paladugu 
83f91c3cb1SSiva Durga Prasad Paladugu /*******************************************************************************
84f91c3cb1SSiva Durga Prasad Paladugu  * Platform specific page table and MMU setup constants
85f91c3cb1SSiva Durga Prasad Paladugu  ******************************************************************************/
86663f024fSAkshay Belsare 
87663f024fSAkshay Belsare #if (BL31_BASE >= (1ULL << 32U))
88663f024fSAkshay Belsare /* Address range in High DDR and HBM memory range */
89663f024fSAkshay Belsare #define PLAT_ADDR_SPACE_SHIFT		U(42)
90663f024fSAkshay Belsare #else
91663f024fSAkshay Belsare /* Address range in OCM and Low DDR memory range */
92663f024fSAkshay Belsare #define PLAT_ADDR_SPACE_SHIFT		U(32)
93663f024fSAkshay Belsare #endif
94663f024fSAkshay Belsare 
95*f7092652SSaivardhan Thatikonda #define PLAT_PHY_ADDR_SPACE_SIZE        (1ULL << PLAT_ADDR_SPACE_SHIFT)
96*f7092652SSaivardhan Thatikonda #define PLAT_VIRT_ADDR_SPACE_SIZE       (1ULL << PLAT_ADDR_SPACE_SHIFT)
9756d1857eSAmit Nagal 
9856d1857eSAmit Nagal #define XILINX_OF_BOARD_DTB_MAX_SIZE	U(0x200000)
9956d1857eSAmit Nagal 
10056afab73SAmit Nagal #define PLAT_OCM_BASE			U(0xFFFE0000)
10156d1857eSAmit Nagal #define PLAT_OCM_LIMIT			U(0xFFFFFFFF)
10256d1857eSAmit Nagal 
10356d1857eSAmit Nagal #define IS_TFA_IN_OCM(x)	((x >= PLAT_OCM_BASE) && (x < PLAT_OCM_LIMIT))
10456d1857eSAmit Nagal 
10556d1857eSAmit Nagal #ifndef MAX_MMAP_REGIONS
10656d1857eSAmit Nagal #if (defined(XILINX_OF_BOARD_DTB_ADDR) && !IS_TFA_IN_OCM(BL31_BASE))
10756d1857eSAmit Nagal #define MAX_MMAP_REGIONS		9
10856d1857eSAmit Nagal #else
1095a8ffeabSTejas Patel #define MAX_MMAP_REGIONS		8
11056d1857eSAmit Nagal #endif
11156d1857eSAmit Nagal #endif
11256d1857eSAmit Nagal 
11356d1857eSAmit Nagal #ifndef MAX_XLAT_TABLES
11456d1857eSAmit Nagal #if !IS_TFA_IN_OCM(BL31_BASE)
11556d1857eSAmit Nagal #define MAX_XLAT_TABLES		9
11656d1857eSAmit Nagal #else
117f91c3cb1SSiva Durga Prasad Paladugu #define MAX_XLAT_TABLES		5
11856d1857eSAmit Nagal #endif
11956d1857eSAmit Nagal #endif
120f91c3cb1SSiva Durga Prasad Paladugu 
121f91c3cb1SSiva Durga Prasad Paladugu #define CACHE_WRITEBACK_SHIFT	6
122f91c3cb1SSiva Durga Prasad Paladugu #define CACHE_WRITEBACK_GRANULE	(1 << CACHE_WRITEBACK_SHIFT)
123f91c3cb1SSiva Durga Prasad Paladugu 
12479953190SJay Buddhabhatti #define PLAT_ARM_GICD_BASE	U(0xF9000000)
12579953190SJay Buddhabhatti #define PLAT_ARM_GICR_BASE	U(0xF9080000)
126f91c3cb1SSiva Durga Prasad Paladugu 
127f91c3cb1SSiva Durga Prasad Paladugu /*
128f91c3cb1SSiva Durga Prasad Paladugu  * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
129f91c3cb1SSiva Durga Prasad Paladugu  * terminology. On a GICv2 system or mode, the lists will be merged and treated
130f91c3cb1SSiva Durga Prasad Paladugu  * as Group 0 interrupts.
131f91c3cb1SSiva Durga Prasad Paladugu  */
132f91c3cb1SSiva Durga Prasad Paladugu #define PLAT_VERSAL_G1S_IRQS	VERSAL_IRQ_SEC_PHY_TIMER
133f91c3cb1SSiva Durga Prasad Paladugu #define PLAT_VERSAL_G0_IRQS	VERSAL_IRQ_SEC_PHY_TIMER
1340623dceaSAbhyuday Godhasara #define PLAT_VERSAL_IPI_IRQ	U(62)
135f91c3cb1SSiva Durga Prasad Paladugu 
136f91c3cb1SSiva Durga Prasad Paladugu #define PLAT_VERSAL_G1S_IRQ_PROPS(grp) \
137f91c3cb1SSiva Durga Prasad Paladugu 	INTR_PROP_DESC(VERSAL_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, grp, \
138f91c3cb1SSiva Durga Prasad Paladugu 			GIC_INTR_CFG_LEVEL)
139f91c3cb1SSiva Durga Prasad Paladugu 
1408b48bfb8SShubhrajyoti Datta #define PLAT_VERSAL_G0_IRQ_PROPS(grp) \
1418b48bfb8SShubhrajyoti Datta 	INTR_PROP_DESC(PLAT_VERSAL_IPI_IRQ, GIC_HIGHEST_SEC_PRIORITY, grp, \
1428b48bfb8SShubhrajyoti Datta 			GIC_INTR_CFG_EDGE), \
143ade92a64SJay Buddhabhatti 	INTR_PROP_DESC(CPU_PWR_DOWN_REQ_INTR, GIC_HIGHEST_SEC_PRIORITY, grp, \
144ade92a64SJay Buddhabhatti 			GIC_INTR_CFG_EDGE)
145f91c3cb1SSiva Durga Prasad Paladugu 
1463ae28aa4SJay Buddhabhatti #define IRQ_MAX		142U
1473ae28aa4SJay Buddhabhatti 
148f91c3cb1SSiva Durga Prasad Paladugu #endif /* PLATFORM_DEF_H */
149