1f91c3cb1SSiva Durga Prasad Paladugu /* 20623dceaSAbhyuday Godhasara * Copyright (c) 2018-2021, ARM Limited and Contributors. All rights reserved. 331b68489SJay Buddhabhatti * Copyright (c) 2022-2023, Advanced Micro Devices, Inc. All rights reserved. 4f91c3cb1SSiva Durga Prasad Paladugu * 5f91c3cb1SSiva Durga Prasad Paladugu * SPDX-License-Identifier: BSD-3-Clause 6f91c3cb1SSiva Durga Prasad Paladugu */ 7f91c3cb1SSiva Durga Prasad Paladugu 8f91c3cb1SSiva Durga Prasad Paladugu #ifndef PLATFORM_DEF_H 9f91c3cb1SSiva Durga Prasad Paladugu #define PLATFORM_DEF_H 10f91c3cb1SSiva Durga Prasad Paladugu 11f91c3cb1SSiva Durga Prasad Paladugu #include <arch.h> 12ab36d097STejas Patel #include "versal_def.h" 13f91c3cb1SSiva Durga Prasad Paladugu 14f91c3cb1SSiva Durga Prasad Paladugu /******************************************************************************* 15f91c3cb1SSiva Durga Prasad Paladugu * Generic platform constants 16f91c3cb1SSiva Durga Prasad Paladugu ******************************************************************************/ 17f91c3cb1SSiva Durga Prasad Paladugu 18f91c3cb1SSiva Durga Prasad Paladugu /* Size of cacheable stacks */ 19b86e1aadSVenkatesh Yadav Abbarapu #define PLATFORM_STACK_SIZE U(0x440) 20f91c3cb1SSiva Durga Prasad Paladugu 216cdef9baSDeepika Bhavnani #define PLATFORM_CORE_COUNT U(2) 220623dceaSAbhyuday Godhasara #define PLAT_MAX_PWR_LVL U(1) 230623dceaSAbhyuday Godhasara #define PLAT_MAX_RET_STATE U(1) 240623dceaSAbhyuday Godhasara #define PLAT_MAX_OFF_STATE U(2) 25f91c3cb1SSiva Durga Prasad Paladugu 26f91c3cb1SSiva Durga Prasad Paladugu /******************************************************************************* 27f91c3cb1SSiva Durga Prasad Paladugu * BL31 specific defines. 28f91c3cb1SSiva Durga Prasad Paladugu ******************************************************************************/ 29f91c3cb1SSiva Durga Prasad Paladugu /* 30f91c3cb1SSiva Durga Prasad Paladugu * Put BL31 at the top of the Trusted SRAM (just below the shared memory, if 31f91c3cb1SSiva Durga Prasad Paladugu * present). BL31_BASE is calculated using the current BL31 debug size plus a 32f91c3cb1SSiva Durga Prasad Paladugu * little space for growth. 33f91c3cb1SSiva Durga Prasad Paladugu */ 34f91c3cb1SSiva Durga Prasad Paladugu #ifndef VERSAL_ATF_MEM_BASE 350623dceaSAbhyuday Godhasara # define BL31_BASE U(0xfffe0000) 360623dceaSAbhyuday Godhasara # define BL31_LIMIT U(0xffffffff) 37f91c3cb1SSiva Durga Prasad Paladugu #else 38f91c3cb1SSiva Durga Prasad Paladugu # define BL31_BASE (VERSAL_ATF_MEM_BASE) 39f91c3cb1SSiva Durga Prasad Paladugu # define BL31_LIMIT (VERSAL_ATF_MEM_BASE + VERSAL_ATF_MEM_SIZE - 1) 40f91c3cb1SSiva Durga Prasad Paladugu # ifdef VERSAL_ATF_MEM_PROGBITS_SIZE 41f91c3cb1SSiva Durga Prasad Paladugu # define BL31_PROGBITS_LIMIT (VERSAL_ATF_MEM_BASE + VERSAL_ATF_MEM_PROGBITS_SIZE - 1) 42f91c3cb1SSiva Durga Prasad Paladugu # endif 43f91c3cb1SSiva Durga Prasad Paladugu #endif 44f91c3cb1SSiva Durga Prasad Paladugu 45f91c3cb1SSiva Durga Prasad Paladugu /******************************************************************************* 46f91c3cb1SSiva Durga Prasad Paladugu * BL32 specific defines. 47f91c3cb1SSiva Durga Prasad Paladugu ******************************************************************************/ 48f91c3cb1SSiva Durga Prasad Paladugu #ifndef VERSAL_BL32_MEM_BASE 490623dceaSAbhyuday Godhasara # define BL32_BASE U(0x60000000) 500623dceaSAbhyuday Godhasara # define BL32_LIMIT U(0x7fffffff) 51f91c3cb1SSiva Durga Prasad Paladugu #else 52f91c3cb1SSiva Durga Prasad Paladugu # define BL32_BASE (VERSAL_BL32_MEM_BASE) 53f91c3cb1SSiva Durga Prasad Paladugu # define BL32_LIMIT (VERSAL_BL32_MEM_BASE + VERSAL_BL32_MEM_SIZE - 1) 54f91c3cb1SSiva Durga Prasad Paladugu #endif 55f91c3cb1SSiva Durga Prasad Paladugu 56f91c3cb1SSiva Durga Prasad Paladugu /******************************************************************************* 57f91c3cb1SSiva Durga Prasad Paladugu * BL33 specific defines. 58f91c3cb1SSiva Durga Prasad Paladugu ******************************************************************************/ 59f91c3cb1SSiva Durga Prasad Paladugu #ifndef PRELOADED_BL33_BASE 600623dceaSAbhyuday Godhasara # define PLAT_ARM_NS_IMAGE_BASE U(0x8000000) 61f91c3cb1SSiva Durga Prasad Paladugu #else 6231ce893eSVenkatesh Yadav Abbarapu # define PLAT_ARM_NS_IMAGE_BASE PRELOADED_BL33_BASE 63f91c3cb1SSiva Durga Prasad Paladugu #endif 64f91c3cb1SSiva Durga Prasad Paladugu 65f91c3cb1SSiva Durga Prasad Paladugu /******************************************************************************* 66f91c3cb1SSiva Durga Prasad Paladugu * TSP specific defines. 67f91c3cb1SSiva Durga Prasad Paladugu ******************************************************************************/ 68f91c3cb1SSiva Durga Prasad Paladugu #define TSP_SEC_MEM_BASE BL32_BASE 69f91c3cb1SSiva Durga Prasad Paladugu #define TSP_SEC_MEM_SIZE (BL32_LIMIT - BL32_BASE + 1) 70f91c3cb1SSiva Durga Prasad Paladugu 71f91c3cb1SSiva Durga Prasad Paladugu /* ID of the secure physical generic timer interrupt used by the TSP */ 72f91c3cb1SSiva Durga Prasad Paladugu #define TSP_IRQ_SEC_PHY_TIMER ARM_IRQ_SEC_PHY_TIMER 73f91c3cb1SSiva Durga Prasad Paladugu 74f91c3cb1SSiva Durga Prasad Paladugu /******************************************************************************* 75f91c3cb1SSiva Durga Prasad Paladugu * Platform specific page table and MMU setup constants 76f91c3cb1SSiva Durga Prasad Paladugu ******************************************************************************/ 77f91c3cb1SSiva Durga Prasad Paladugu #define PLAT_PHY_ADDR_SPACE_SIZE (1ull << 32) 78f91c3cb1SSiva Durga Prasad Paladugu #define PLAT_VIRT_ADDR_SPACE_SIZE (1ull << 32) 795a8ffeabSTejas Patel #define MAX_MMAP_REGIONS 8 80f91c3cb1SSiva Durga Prasad Paladugu #define MAX_XLAT_TABLES 5 81f91c3cb1SSiva Durga Prasad Paladugu 82f91c3cb1SSiva Durga Prasad Paladugu #define CACHE_WRITEBACK_SHIFT 6 83f91c3cb1SSiva Durga Prasad Paladugu #define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT) 84f91c3cb1SSiva Durga Prasad Paladugu 8531b68489SJay Buddhabhatti #define PLAT_GICD_BASE_VALUE U(0xF9000000) 8631b68489SJay Buddhabhatti #define PLAT_GICR_BASE_VALUE U(0xF9080000) 87f91c3cb1SSiva Durga Prasad Paladugu 88f91c3cb1SSiva Durga Prasad Paladugu /* 89f91c3cb1SSiva Durga Prasad Paladugu * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3 90f91c3cb1SSiva Durga Prasad Paladugu * terminology. On a GICv2 system or mode, the lists will be merged and treated 91f91c3cb1SSiva Durga Prasad Paladugu * as Group 0 interrupts. 92f91c3cb1SSiva Durga Prasad Paladugu */ 93f91c3cb1SSiva Durga Prasad Paladugu #define PLAT_VERSAL_G1S_IRQS VERSAL_IRQ_SEC_PHY_TIMER 94f91c3cb1SSiva Durga Prasad Paladugu #define PLAT_VERSAL_G0_IRQS VERSAL_IRQ_SEC_PHY_TIMER 950623dceaSAbhyuday Godhasara #define PLAT_VERSAL_IPI_IRQ U(62) 96f91c3cb1SSiva Durga Prasad Paladugu 97f91c3cb1SSiva Durga Prasad Paladugu #define PLAT_VERSAL_G1S_IRQ_PROPS(grp) \ 98f91c3cb1SSiva Durga Prasad Paladugu INTR_PROP_DESC(VERSAL_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, grp, \ 99f91c3cb1SSiva Durga Prasad Paladugu GIC_INTR_CFG_LEVEL) 100f91c3cb1SSiva Durga Prasad Paladugu 1018b48bfb8SShubhrajyoti Datta #define PLAT_VERSAL_G0_IRQ_PROPS(grp) \ 1028b48bfb8SShubhrajyoti Datta INTR_PROP_DESC(PLAT_VERSAL_IPI_IRQ, GIC_HIGHEST_SEC_PRIORITY, grp, \ 1038b48bfb8SShubhrajyoti Datta GIC_INTR_CFG_EDGE), \ 104f91c3cb1SSiva Durga Prasad Paladugu 105*3ae28aa4SJay Buddhabhatti #define IRQ_MAX 142U 106*3ae28aa4SJay Buddhabhatti 107f91c3cb1SSiva Durga Prasad Paladugu #endif /* PLATFORM_DEF_H */ 108