xref: /rk3399_ARM-atf/plat/xilinx/versal/aarch64/versal_common.c (revision c73a90e571e763e3afc1d9cbef09e7d134b25af8)
1f91c3cb1SSiva Durga Prasad Paladugu /*
2d4821739STejas Patel  * Copyright (c) 2018-2019, ARM Limited and Contributors. All rights reserved.
3f91c3cb1SSiva Durga Prasad Paladugu  *
4f91c3cb1SSiva Durga Prasad Paladugu  * SPDX-License-Identifier: BSD-3-Clause
5f91c3cb1SSiva Durga Prasad Paladugu  */
6f91c3cb1SSiva Durga Prasad Paladugu 
7*c73a90e5STejas Patel #include <plat_ipi.h>
8ab36d097STejas Patel #include <versal_def.h>
9d4821739STejas Patel #include <plat_private.h>
1009d40e0eSAntonio Nino Diaz #include <common/debug.h>
1109d40e0eSAntonio Nino Diaz #include <drivers/generic_delay_timer.h>
1209d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
1309d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables.h>
1409d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
15f91c3cb1SSiva Durga Prasad Paladugu 
16f91c3cb1SSiva Durga Prasad Paladugu /*
17f91c3cb1SSiva Durga Prasad Paladugu  * Table of regions to map using the MMU.
18f91c3cb1SSiva Durga Prasad Paladugu  * This doesn't include TZRAM as the 'mem_layout' argument passed to
19f91c3cb1SSiva Durga Prasad Paladugu  * configure_mmu_elx() will give the available subset of that,
20f91c3cb1SSiva Durga Prasad Paladugu  */
21f91c3cb1SSiva Durga Prasad Paladugu const mmap_region_t plat_versal_mmap[] = {
22f91c3cb1SSiva Durga Prasad Paladugu 	MAP_REGION_FLAT(DEVICE0_BASE, DEVICE0_SIZE, MT_DEVICE | MT_RW | MT_SECURE),
23f91c3cb1SSiva Durga Prasad Paladugu 	MAP_REGION_FLAT(DEVICE1_BASE, DEVICE1_SIZE, MT_DEVICE | MT_RW | MT_SECURE),
24f91c3cb1SSiva Durga Prasad Paladugu 	MAP_REGION_FLAT(CRF_BASE, CRF_SIZE, MT_DEVICE | MT_RW | MT_SECURE),
25f91c3cb1SSiva Durga Prasad Paladugu 	{ 0 }
26f91c3cb1SSiva Durga Prasad Paladugu };
27f91c3cb1SSiva Durga Prasad Paladugu 
28f91c3cb1SSiva Durga Prasad Paladugu const mmap_region_t *plat_versal_get_mmap(void)
29f91c3cb1SSiva Durga Prasad Paladugu {
30f91c3cb1SSiva Durga Prasad Paladugu 	return plat_versal_mmap;
31f91c3cb1SSiva Durga Prasad Paladugu }
32f91c3cb1SSiva Durga Prasad Paladugu 
33f91c3cb1SSiva Durga Prasad Paladugu static void versal_print_platform_name(void)
34f91c3cb1SSiva Durga Prasad Paladugu {
35f91c3cb1SSiva Durga Prasad Paladugu 	NOTICE("ATF running on Xilinx %s\n", PLATFORM_NAME);
36f91c3cb1SSiva Durga Prasad Paladugu }
37f91c3cb1SSiva Durga Prasad Paladugu 
38f91c3cb1SSiva Durga Prasad Paladugu void versal_config_setup(void)
39f91c3cb1SSiva Durga Prasad Paladugu {
40f91c3cb1SSiva Durga Prasad Paladugu 	uint32_t val;
41f91c3cb1SSiva Durga Prasad Paladugu 
42*c73a90e5STejas Patel 	/* Configure IPI data for versal */
43*c73a90e5STejas Patel 	versal_ipi_config_table_init();
44*c73a90e5STejas Patel 
45f91c3cb1SSiva Durga Prasad Paladugu 	versal_print_platform_name();
46f91c3cb1SSiva Durga Prasad Paladugu 
47f91c3cb1SSiva Durga Prasad Paladugu 	mmio_write_32(VERSAL_CRL_IOU_SWITCH_CTRL,
48f91c3cb1SSiva Durga Prasad Paladugu 		      VERSAL_IOU_SWITCH_CTRL_CLKACT_BIT |
49f91c3cb1SSiva Durga Prasad Paladugu 		      (0x20 << VERSAL_IOU_SWITCH_CTRL_DIVISOR0_SHIFT));
50f91c3cb1SSiva Durga Prasad Paladugu 
51f91c3cb1SSiva Durga Prasad Paladugu 	/* Global timer init - Program time stamp reference clk */
52f91c3cb1SSiva Durga Prasad Paladugu 	val = mmio_read_32(VERSAL_CRL_TIMESTAMP_REF_CTRL);
53f91c3cb1SSiva Durga Prasad Paladugu 	val |= VERSAL_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT_BIT;
54f91c3cb1SSiva Durga Prasad Paladugu 	mmio_write_32(VERSAL_CRL_TIMESTAMP_REF_CTRL, val);
55f91c3cb1SSiva Durga Prasad Paladugu 
56f91c3cb1SSiva Durga Prasad Paladugu 	/* Clear reset of timestamp reg */
57f91c3cb1SSiva Durga Prasad Paladugu 	mmio_write_32(VERSAL_CRL_RST_TIMESTAMP_OFFSET, 0x0);
58f91c3cb1SSiva Durga Prasad Paladugu 
59f91c3cb1SSiva Durga Prasad Paladugu 	/* Program freq register in System counter and enable system counter. */
60f91c3cb1SSiva Durga Prasad Paladugu 	mmio_write_32(VERSAL_IOU_SCNTRS_BASE_FREQ, VERSAL_CPU_CLOCK);
61f91c3cb1SSiva Durga Prasad Paladugu 	mmio_write_32(VERSAL_IOU_SCNTRS_COUNTER_CONTROL_REG,
62f91c3cb1SSiva Durga Prasad Paladugu 		      VERSAL_IOU_SCNTRS_CONTROL_EN);
63f91c3cb1SSiva Durga Prasad Paladugu 
64f91c3cb1SSiva Durga Prasad Paladugu 	generic_delay_timer_init();
65f91c3cb1SSiva Durga Prasad Paladugu }
66f91c3cb1SSiva Durga Prasad Paladugu 
67f91c3cb1SSiva Durga Prasad Paladugu unsigned int plat_get_syscnt_freq2(void)
68f91c3cb1SSiva Durga Prasad Paladugu {
69f91c3cb1SSiva Durga Prasad Paladugu 	return VERSAL_CPU_CLOCK;
70f91c3cb1SSiva Durga Prasad Paladugu }
71f91c3cb1SSiva Durga Prasad Paladugu 
72f91c3cb1SSiva Durga Prasad Paladugu uintptr_t plat_get_ns_image_entrypoint(void)
73f91c3cb1SSiva Durga Prasad Paladugu {
74f91c3cb1SSiva Durga Prasad Paladugu #ifdef PRELOADED_BL33_BASE
75f91c3cb1SSiva Durga Prasad Paladugu 	return PRELOADED_BL33_BASE;
76f91c3cb1SSiva Durga Prasad Paladugu #else
77f91c3cb1SSiva Durga Prasad Paladugu 	return PLAT_VERSAL_NS_IMAGE_OFFSET;
78f91c3cb1SSiva Durga Prasad Paladugu #endif
79f91c3cb1SSiva Durga Prasad Paladugu }
80