156d1857eSAmit Nagal /* 256d1857eSAmit Nagal * Copyright (c) 2023, Advanced Micro Devices, Inc. All rights reserved. 356d1857eSAmit Nagal * 456d1857eSAmit Nagal * SPDX-License-Identifier: BSD-3-Clause 556d1857eSAmit Nagal * 656d1857eSAmit Nagal */ 7744d60aaSAkshay Belsare #include <common/debug.h> 856d1857eSAmit Nagal #include <common/fdt_fixup.h> 956d1857eSAmit Nagal #include <common/fdt_wrappers.h> 10744d60aaSAkshay Belsare #include <libfdt.h> 117ca7fb1bSAmit Nagal #include <lib/xlat_tables/xlat_tables_v2.h> 1256d1857eSAmit Nagal 1356d1857eSAmit Nagal #include <plat_fdt.h> 1456d1857eSAmit Nagal #include <platform_def.h> 1556d1857eSAmit Nagal 16046e1304SPrasad Kummari #if defined(XILINX_OF_BOARD_DTB_ADDR) 17046e1304SPrasad Kummari 18046e1304SPrasad Kummari #define FIT_CONFS_PATH "/configurations" 19046e1304SPrasad Kummari 20046e1304SPrasad Kummari static uint8_t is_fit_image(void *dtb) 21046e1304SPrasad Kummari { 22046e1304SPrasad Kummari int64_t confs_noffset; 23046e1304SPrasad Kummari uint8_t status = 0; 24046e1304SPrasad Kummari 25046e1304SPrasad Kummari confs_noffset = fdt_path_offset(dtb, FIT_CONFS_PATH); 26046e1304SPrasad Kummari /*confs_noffset is only present on FIT image */ 27046e1304SPrasad Kummari if (confs_noffset < 0) { 28046e1304SPrasad Kummari status = 0; 29046e1304SPrasad Kummari } else { 30046e1304SPrasad Kummari status = 1; 31046e1304SPrasad Kummari } 32046e1304SPrasad Kummari 33046e1304SPrasad Kummari return status; 34046e1304SPrasad Kummari } 35046e1304SPrasad Kummari 36046e1304SPrasad Kummari int32_t is_valid_dtb(void *fdt) 37046e1304SPrasad Kummari { 38046e1304SPrasad Kummari int32_t ret = 0; 39046e1304SPrasad Kummari 40046e1304SPrasad Kummari if (fdt_check_header(fdt) != 0) { 41046e1304SPrasad Kummari ERROR("Can't read DT at %p\n", fdt); 42046e1304SPrasad Kummari ret = -FDT_ERR_NOTFOUND; 43046e1304SPrasad Kummari goto error; 44046e1304SPrasad Kummari } 45046e1304SPrasad Kummari 46046e1304SPrasad Kummari ret = fdt_open_into(fdt, fdt, XILINX_OF_BOARD_DTB_MAX_SIZE); 47046e1304SPrasad Kummari if (ret < 0) { 48046e1304SPrasad Kummari ERROR("Invalid Device Tree at %p: error %d\n", fdt, ret); 49046e1304SPrasad Kummari ret = -FDT_ERR_NOTFOUND; 50046e1304SPrasad Kummari goto error; 51046e1304SPrasad Kummari } 52046e1304SPrasad Kummari 53046e1304SPrasad Kummari if (is_fit_image(fdt) != 0U) { 54046e1304SPrasad Kummari WARN("FIT image detected, TF-A will not update DTB for DDR address space\n"); 55046e1304SPrasad Kummari ret = -FDT_ERR_NOTFOUND; 56046e1304SPrasad Kummari } 57046e1304SPrasad Kummari error: 58046e1304SPrasad Kummari return ret; 59046e1304SPrasad Kummari } 60046e1304SPrasad Kummari 61046e1304SPrasad Kummari static int add_mmap_dynamic_region(unsigned long long base_pa, uintptr_t base_va, 62046e1304SPrasad Kummari size_t size, unsigned int attr) 63046e1304SPrasad Kummari { 64046e1304SPrasad Kummari int ret = 0; 65046e1304SPrasad Kummari #if defined(PLAT_XLAT_TABLES_DYNAMIC) 66046e1304SPrasad Kummari ret = mmap_add_dynamic_region(base_pa, base_va, size, attr); 67046e1304SPrasad Kummari if (ret != 0) { 68046e1304SPrasad Kummari WARN("Failed to add dynamic region for dtb: error %d\n", 69046e1304SPrasad Kummari ret); 70046e1304SPrasad Kummari } 71046e1304SPrasad Kummari #endif 72046e1304SPrasad Kummari return ret; 73046e1304SPrasad Kummari } 74046e1304SPrasad Kummari 75046e1304SPrasad Kummari static int remove_mmap_dynamic_region(uintptr_t base_va, size_t size) 76046e1304SPrasad Kummari { 77046e1304SPrasad Kummari int ret = 0; 78046e1304SPrasad Kummari #if defined(PLAT_XLAT_TABLES_DYNAMIC) 79046e1304SPrasad Kummari ret = mmap_remove_dynamic_region(base_va, size); 80046e1304SPrasad Kummari if (ret != 0) { 81046e1304SPrasad Kummari WARN("Failed to remove dynamic region for dtb:error %d\n", 82046e1304SPrasad Kummari ret); 83046e1304SPrasad Kummari } 84046e1304SPrasad Kummari #endif 85046e1304SPrasad Kummari return ret; 86046e1304SPrasad Kummari } 87046e1304SPrasad Kummari #endif 88046e1304SPrasad Kummari 89*729477fdSMaheedhar Bollapalli #if defined(XILINX_OF_BOARD_DTB_ADDR) 90*729477fdSMaheedhar Bollapalli static int check_fdt_reserved_memory(void *dtb, const char *node_name) 91*729477fdSMaheedhar Bollapalli { 92*729477fdSMaheedhar Bollapalli int offset = fdt_path_offset(dtb, "/reserved-memory"); 93*729477fdSMaheedhar Bollapalli 94*729477fdSMaheedhar Bollapalli if (offset >= 0) { 95*729477fdSMaheedhar Bollapalli offset = fdt_subnode_offset(dtb, offset, node_name); 96*729477fdSMaheedhar Bollapalli } 97*729477fdSMaheedhar Bollapalli return offset; 98*729477fdSMaheedhar Bollapalli } 99*729477fdSMaheedhar Bollapalli #endif 100*729477fdSMaheedhar Bollapalli 10156d1857eSAmit Nagal void prepare_dtb(void) 10256d1857eSAmit Nagal { 1031a5b58e7SAmit Nagal #if defined(XILINX_OF_BOARD_DTB_ADDR) 104fdf8f929SAmit Nagal void *dtb; 1051a5b58e7SAmit Nagal int map_ret = 0; 1061a5b58e7SAmit Nagal int ret = 0; 1071a5b58e7SAmit Nagal 108fdf8f929SAmit Nagal dtb = (void *)XILINX_OF_BOARD_DTB_ADDR; 1091a5b58e7SAmit Nagal 1101a5b58e7SAmit Nagal if (!IS_TFA_IN_OCM(BL31_BASE)) { 11156d1857eSAmit Nagal 112046e1304SPrasad Kummari map_ret = add_mmap_dynamic_region((unsigned long long)dtb, 1137ca7fb1bSAmit Nagal (uintptr_t)dtb, 1147ca7fb1bSAmit Nagal XILINX_OF_BOARD_DTB_MAX_SIZE, 1157ca7fb1bSAmit Nagal MT_MEMORY | MT_RW | MT_NS); 116046e1304SPrasad Kummari if (map_ret == 0) { 11756d1857eSAmit Nagal /* Return if no device tree is detected */ 118046e1304SPrasad Kummari if (is_valid_dtb(dtb) == 0) { 1191a5b58e7SAmit Nagal if (dt_add_psci_node(dtb)) { 1201a5b58e7SAmit Nagal WARN("Failed to add PSCI Device Tree node\n"); 12156d1857eSAmit Nagal } 12256d1857eSAmit Nagal 1231a5b58e7SAmit Nagal if (dt_add_psci_cpu_enable_methods(dtb)) { 1241a5b58e7SAmit Nagal WARN("Failed to add PSCI cpu enable methods in DT\n"); 12556d1857eSAmit Nagal } 12656d1857eSAmit Nagal 127*729477fdSMaheedhar Bollapalli /* Check reserved memory set in DT*/ 128*729477fdSMaheedhar Bollapalli ret = check_fdt_reserved_memory(dtb, "tf-a"); 129*729477fdSMaheedhar Bollapalli if (ret < 0) { 13056d1857eSAmit Nagal /* Reserve memory used by Trusted Firmware. */ 131046e1304SPrasad Kummari ret = fdt_add_reserved_memory(dtb, "tf-a", 1321a5b58e7SAmit Nagal BL31_BASE, 133046e1304SPrasad Kummari BL31_LIMIT - BL31_BASE); 1341a5b58e7SAmit Nagal if (ret < 0) { 13556d1857eSAmit Nagal WARN("Failed to add reserved memory nodes for BL31 to DT.\n"); 13656d1857eSAmit Nagal } 13756d1857eSAmit Nagal 138*729477fdSMaheedhar Bollapalli } else { 139*729477fdSMaheedhar Bollapalli WARN("Reserved memory pre-exists in DT.\n"); 140*729477fdSMaheedhar Bollapalli } 141*729477fdSMaheedhar Bollapalli 14256d1857eSAmit Nagal ret = fdt_pack(dtb); 14356d1857eSAmit Nagal if (ret < 0) { 144046e1304SPrasad Kummari WARN("Failed to pack dtb at %p: error %d\n", dtb, ret); 1451a5b58e7SAmit Nagal } 146046e1304SPrasad Kummari flush_dcache_range((uintptr_t)dtb, fdt_blob_size(dtb)); 1471a5b58e7SAmit Nagal 1481a5b58e7SAmit Nagal INFO("Changed device tree to advertise PSCI and reserved memories.\n"); 14956d1857eSAmit Nagal } 15056d1857eSAmit Nagal 151046e1304SPrasad Kummari ret = remove_mmap_dynamic_region((uintptr_t)dtb, 1527ca7fb1bSAmit Nagal XILINX_OF_BOARD_DTB_MAX_SIZE); 1537ca7fb1bSAmit Nagal if (ret != 0) { 154046e1304SPrasad Kummari WARN("Failed to remove mmap dynamic regions.\n"); 1551a5b58e7SAmit Nagal } 1567ca7fb1bSAmit Nagal } 1571a5b58e7SAmit Nagal } 1581a5b58e7SAmit Nagal #endif 15956d1857eSAmit Nagal } 160