135527fb4SYann Gautier /* 2399cfdd4SNicolas Le Bayon * Copyright (c) 2023-2025, STMicroelectronics - All Rights Reserved 335527fb4SYann Gautier * 435527fb4SYann Gautier * SPDX-License-Identifier: BSD-3-Clause 535527fb4SYann Gautier */ 635527fb4SYann Gautier 7a846a235SYann Gautier #include <assert.h> 835527fb4SYann Gautier #include <cdefs.h> 903020b66SYann Gautier #include <errno.h> 1035527fb4SYann Gautier #include <stdint.h> 1135527fb4SYann Gautier 12197ac780SYann Gautier #include <common/debug.h> 13a846a235SYann Gautier #include <common/desc_image_load.h> 14db77f8bfSYann Gautier #include <drivers/clk.h> 15a846a235SYann Gautier #include <drivers/mmc.h> 16c3a75341SYann Gautier #include <drivers/st/regulator_fixed.h> 17*f2b9807dSNicolas Le Bayon #include <drivers/st/stm32_rng.h> 185e0be8c0SYann Gautier #include <drivers/st/stm32mp2_ddr_helpers.h> 19213a08ebSNicolas Le Bayon #include <drivers/st/stm32mp2_ram.h> 20*f2b9807dSNicolas Le Bayon #include <drivers/st/stm32mp2_risaf.h> 21817f42f0SPascal Paillet #include <drivers/st/stm32mp_pmic2.h> 22ae84525fSMaxime Méré #include <drivers/st/stm32mp_risab_regs.h> 23db77f8bfSYann Gautier #include <lib/fconf/fconf.h> 24db77f8bfSYann Gautier #include <lib/fconf/fconf_dyn_cfg_getter.h> 25db77f8bfSYann Gautier #include <lib/mmio.h> 269a0cad39SYann Gautier #include <lib/optee_utils.h> 27db77f8bfSYann Gautier #include <lib/xlat_tables/xlat_tables_v2.h> 28cb0d6b5bSYann Gautier #include <plat/common/platform.h> 29cb0d6b5bSYann Gautier 30197ac780SYann Gautier #include <platform_def.h> 3187a940e0SYann Gautier #include <stm32mp_common.h> 32db77f8bfSYann Gautier #include <stm32mp_dt.h> 33db77f8bfSYann Gautier 34db77f8bfSYann Gautier #define BOOT_CTX_ADDR 0x0e000020UL 35db77f8bfSYann Gautier 36db77f8bfSYann Gautier static void print_reset_reason(void) 37db77f8bfSYann Gautier { 38db77f8bfSYann Gautier uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_C1BOOTRSTSCLRR); 395a03ac92SPatrick Delaunay const char *reason_str = "Unidentified"; 40db77f8bfSYann Gautier 415a03ac92SPatrick Delaunay #if !STM32MP21 425a03ac92SPatrick Delaunay if ((rstsr & RCC_C1BOOTRSTSCLRR_C1P1RSTF) != 0U) { 435a03ac92SPatrick Delaunay INFO("CA35 processor core 1 reset\n"); 44db77f8bfSYann Gautier } 455a03ac92SPatrick Delaunay #endif /* !STM32MP21 */ 46db77f8bfSYann Gautier 47db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_PADRSTF) == 0U) { 48db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_STBYC1RSTF) != 0U) { 495a03ac92SPatrick Delaunay reason_str = "System exits from Standby for CA35"; 505a03ac92SPatrick Delaunay } else if ((rstsr & RCC_C1BOOTRSTSCLRR_D1STBYRSTF) != 0U) { 515a03ac92SPatrick Delaunay reason_str = "D1 domain exits from DStandby"; 525a03ac92SPatrick Delaunay } else if ((rstsr & RCC_C1BOOTRSTSCLRR_VCPURSTF) != 0U) { 535a03ac92SPatrick Delaunay reason_str = "System reset from VCPU monitor"; 545a03ac92SPatrick Delaunay } else if ((rstsr & RCC_C1BOOTRSTSCLRR_C1RSTF) != 0U) { 555a03ac92SPatrick Delaunay reason_str = "CA35 reset by CM33 (C1RST)"; 565a03ac92SPatrick Delaunay } else { 575a03ac92SPatrick Delaunay reason_str = "Unidentified"; 58db77f8bfSYann Gautier } 595a03ac92SPatrick Delaunay } else { 60db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_PORRSTF) != 0U) { 615a03ac92SPatrick Delaunay reason_str = "Power-on reset (por_rstn)"; 625a03ac92SPatrick Delaunay } else if ((rstsr & RCC_C1BOOTRSTSCLRR_BORRSTF) != 0U) { 635a03ac92SPatrick Delaunay reason_str = "Brownout reset (bor_rstn)"; 645a03ac92SPatrick Delaunay } else if ((rstsr & (RCC_C1BOOTRSTSSETR_SYSC2RSTF | 655a03ac92SPatrick Delaunay RCC_C1BOOTRSTSSETR_SYSC1RSTF)) != 0U) { 665a03ac92SPatrick Delaunay reason_str = "System reset (SYSRST)"; 675a03ac92SPatrick Delaunay } else if ((rstsr & RCC_C1BOOTRSTSCLRR_HCSSRSTF) != 0U) { 685a03ac92SPatrick Delaunay reason_str = "Clock failure on HSE"; 695a03ac92SPatrick Delaunay } else if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDGXSYSRSTF) != 0U) { 705a03ac92SPatrick Delaunay reason_str = "IWDG system reset (iwdgX_out_rst)"; 715a03ac92SPatrick Delaunay } else if ((rstsr & RCC_C1BOOTRSTSCLRR_PADRSTF) != 0U) { 725a03ac92SPatrick Delaunay reason_str = "Pin reset from NRST"; 735a03ac92SPatrick Delaunay } else { 745a03ac92SPatrick Delaunay reason_str = "Unidentified"; 755a03ac92SPatrick Delaunay } 76db77f8bfSYann Gautier } 77db77f8bfSYann Gautier 785a03ac92SPatrick Delaunay INFO("Reset reason: %s (0x%x)\n", reason_str, rstsr); 79db77f8bfSYann Gautier } 8087a940e0SYann Gautier 8135527fb4SYann Gautier void bl2_el3_early_platform_setup(u_register_t arg0 __unused, 8235527fb4SYann Gautier u_register_t arg1 __unused, 8335527fb4SYann Gautier u_register_t arg2 __unused, 8435527fb4SYann Gautier u_register_t arg3 __unused) 8535527fb4SYann Gautier { 86db77f8bfSYann Gautier stm32mp_save_boot_ctx_address(BOOT_CTX_ADDR); 8735527fb4SYann Gautier } 8835527fb4SYann Gautier 8935527fb4SYann Gautier void bl2_platform_setup(void) 9035527fb4SYann Gautier { 91213a08ebSNicolas Le Bayon int ret; 92213a08ebSNicolas Le Bayon 93213a08ebSNicolas Le Bayon ret = stm32mp2_ddr_probe(); 94213a08ebSNicolas Le Bayon if (ret != 0) { 95213a08ebSNicolas Le Bayon ERROR("DDR probe: error %d\n", ret); 96213a08ebSNicolas Le Bayon panic(); 97213a08ebSNicolas Le Bayon } 989a0cad39SYann Gautier 99399cfdd4SNicolas Le Bayon if (stm32mp2_risaf_init() < 0) { 100399cfdd4SNicolas Le Bayon panic(); 101399cfdd4SNicolas Le Bayon } 102399cfdd4SNicolas Le Bayon 1039a0cad39SYann Gautier /* Map DDR for binary load, now with cacheable attribute */ 1049a0cad39SYann Gautier ret = mmap_add_dynamic_region(STM32MP_DDR_BASE, STM32MP_DDR_BASE, 1059a0cad39SYann Gautier STM32MP_DDR_MAX_SIZE, MT_MEMORY | MT_RW | MT_SECURE); 1069a0cad39SYann Gautier if (ret < 0) { 1079a0cad39SYann Gautier ERROR("DDR mapping: error %d\n", ret); 1089a0cad39SYann Gautier panic(); 1099a0cad39SYann Gautier } 11035527fb4SYann Gautier } 11135527fb4SYann Gautier 112db77f8bfSYann Gautier static void reset_backup_domain(void) 113db77f8bfSYann Gautier { 114db77f8bfSYann Gautier uintptr_t pwr_base = stm32mp_pwr_base(); 115db77f8bfSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 116db77f8bfSYann Gautier 117db77f8bfSYann Gautier /* 118db77f8bfSYann Gautier * Disable the backup domain write protection. 119db77f8bfSYann Gautier * The protection is enable at each reset by hardware 120db77f8bfSYann Gautier * and must be disabled by software. 121db77f8bfSYann Gautier */ 1222ec3cec5SNicolas Le Bayon #if STM32MP21 1232ec3cec5SNicolas Le Bayon mmio_setbits_32(pwr_base + PWR_BDCR, PWR_BDCR_DBP); 1242ec3cec5SNicolas Le Bayon 1252ec3cec5SNicolas Le Bayon while ((mmio_read_32(pwr_base + PWR_BDCR) & PWR_BDCR_DBP) == 0U) { 1262ec3cec5SNicolas Le Bayon ; 1272ec3cec5SNicolas Le Bayon } 1282ec3cec5SNicolas Le Bayon #else /* STM32MP21 */ 129db77f8bfSYann Gautier mmio_setbits_32(pwr_base + PWR_BDCR1, PWR_BDCR1_DBD3P); 130db77f8bfSYann Gautier 131db77f8bfSYann Gautier while ((mmio_read_32(pwr_base + PWR_BDCR1) & PWR_BDCR1_DBD3P) == 0U) { 132db77f8bfSYann Gautier ; 133db77f8bfSYann Gautier } 1342ec3cec5SNicolas Le Bayon #endif /* STM32MP21 */ 135db77f8bfSYann Gautier 136db77f8bfSYann Gautier /* Reset backup domain on cold boot cases */ 137db77f8bfSYann Gautier if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCCKEN) == 0U) { 138db77f8bfSYann Gautier mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST); 139db77f8bfSYann Gautier 140db77f8bfSYann Gautier while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) == 0U) { 141db77f8bfSYann Gautier ; 142db77f8bfSYann Gautier } 143db77f8bfSYann Gautier 144db77f8bfSYann Gautier mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST); 145db77f8bfSYann Gautier } 146db77f8bfSYann Gautier } 147db77f8bfSYann Gautier 14835527fb4SYann Gautier void bl2_el3_plat_arch_setup(void) 14935527fb4SYann Gautier { 150db77f8bfSYann Gautier const char *board_model; 151db77f8bfSYann Gautier boot_api_context_t *boot_context = 152db77f8bfSYann Gautier (boot_api_context_t *)stm32mp_get_boot_ctx_address(); 153db77f8bfSYann Gautier 154197ac780SYann Gautier if (stm32_otp_probe() != 0U) { 15547ea3033SYann Gautier EARLY_ERROR("OTP probe failed\n"); 156197ac780SYann Gautier panic(); 157197ac780SYann Gautier } 158db77f8bfSYann Gautier 159db77f8bfSYann Gautier mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, 160db77f8bfSYann Gautier BL_CODE_END - BL_CODE_BASE, 161db77f8bfSYann Gautier MT_CODE | MT_SECURE); 162db77f8bfSYann Gautier 163db77f8bfSYann Gautier configure_mmu(); 164db77f8bfSYann Gautier 165db77f8bfSYann Gautier if (dt_open_and_check(STM32MP_DTB_BASE) < 0) { 166db77f8bfSYann Gautier panic(); 167db77f8bfSYann Gautier } 168db77f8bfSYann Gautier 169db77f8bfSYann Gautier reset_backup_domain(); 170db77f8bfSYann Gautier 1715e0be8c0SYann Gautier /* 1725e0be8c0SYann Gautier * Initialize DDR sub-system clock. This needs to be done before enabling DDR PLL (PLL2), 1735e0be8c0SYann Gautier * and so before stm32mp2_clk_init(). 1745e0be8c0SYann Gautier */ 1755e0be8c0SYann Gautier ddr_sub_system_clk_init(); 1765e0be8c0SYann Gautier 177db77f8bfSYann Gautier if (stm32mp2_clk_init() < 0) { 178db77f8bfSYann Gautier panic(); 179db77f8bfSYann Gautier } 180db77f8bfSYann Gautier 181ae84525fSMaxime Méré #if STM32MP_DDR_FIP_IO_STORAGE 182ae84525fSMaxime Méré /* 183ae84525fSMaxime Méré * RISAB3 setup (dedicated for SRAM1) 184ae84525fSMaxime Méré * 185ae84525fSMaxime Méré * Allow secure read/writes data accesses to non-secure 186ae84525fSMaxime Méré * blocks or pages, all RISAB registers are writable. 187ae84525fSMaxime Méré * DDR firmwares are saved there before being loaded in DDRPHY memory. 188ae84525fSMaxime Méré */ 189ae84525fSMaxime Méré mmio_write_32(RISAB3_BASE + RISAB_CR, RISAB_CR_SRWIAD); 190ae84525fSMaxime Méré #endif 191ae84525fSMaxime Méré 192db77f8bfSYann Gautier stm32_save_boot_info(boot_context); 193db77f8bfSYann Gautier 194db77f8bfSYann Gautier if (stm32mp_uart_console_setup() != 0) { 195db77f8bfSYann Gautier goto skip_console_init; 196db77f8bfSYann Gautier } 197db77f8bfSYann Gautier 198381b2a6bSYann Gautier stm32mp_print_cpuinfo(); 199381b2a6bSYann Gautier 200db77f8bfSYann Gautier board_model = dt_get_board_model(); 201db77f8bfSYann Gautier if (board_model != NULL) { 202db77f8bfSYann Gautier NOTICE("Model: %s\n", board_model); 203db77f8bfSYann Gautier } 204db77f8bfSYann Gautier 205cdaced36SYann Gautier stm32mp_print_boardinfo(); 206cdaced36SYann Gautier 207db77f8bfSYann Gautier print_reset_reason(); 208db77f8bfSYann Gautier 209db77f8bfSYann Gautier skip_console_init: 210*f2b9807dSNicolas Le Bayon if (stm32_rng_init() != 0) { 211*f2b9807dSNicolas Le Bayon panic(); 212*f2b9807dSNicolas Le Bayon } 213*f2b9807dSNicolas Le Bayon 214c3a75341SYann Gautier if (fixed_regulator_register() != 0) { 215c3a75341SYann Gautier panic(); 216c3a75341SYann Gautier } 217c3a75341SYann Gautier 218817f42f0SPascal Paillet if (dt_pmic_status() > 0) { 219817f42f0SPascal Paillet initialize_pmic(); 220817f42f0SPascal Paillet } 221817f42f0SPascal Paillet 222db77f8bfSYann Gautier fconf_populate("TB_FW", STM32MP_DTB_BASE); 223db77f8bfSYann Gautier 22452f530d3SMaxime Méré /* 22552f530d3SMaxime Méré * RISAB5 setup (dedicated for RETRAM) 22652f530d3SMaxime Méré * 22752f530d3SMaxime Méré * Allow secure read/writes data accesses to non-secure 22852f530d3SMaxime Méré * blocks or pages, all RISAB registers are writable. 22952f530d3SMaxime Méré * DDR retention registers are saved there and restored 23052f530d3SMaxime Méré * when exiting standby low power state. 23152f530d3SMaxime Méré */ 23252f530d3SMaxime Méré mmio_write_32(RISAB5_BASE + RISAB_CR, RISAB_CR_SRWIAD); 23352f530d3SMaxime Méré 234db77f8bfSYann Gautier stm32mp_io_setup(); 23535527fb4SYann Gautier } 236a846a235SYann Gautier 237*f2b9807dSNicolas Le Bayon static void prepare_encryption(void) 238*f2b9807dSNicolas Le Bayon { 239*f2b9807dSNicolas Le Bayon uint8_t mkey[RISAF_KEY_SIZE_IN_BYTES]; 240*f2b9807dSNicolas Le Bayon 241*f2b9807dSNicolas Le Bayon /* Generate RISAF encryption key from RNG */ 242*f2b9807dSNicolas Le Bayon if (stm32_rng_read(mkey, RISAF_KEY_SIZE_IN_BYTES) != 0) { 243*f2b9807dSNicolas Le Bayon panic(); 244*f2b9807dSNicolas Le Bayon } 245*f2b9807dSNicolas Le Bayon 246*f2b9807dSNicolas Le Bayon if (stm32mp2_risaf_write_encryption_key(RISAF4_INST, mkey) != 0) { 247*f2b9807dSNicolas Le Bayon panic(); 248*f2b9807dSNicolas Le Bayon } 249*f2b9807dSNicolas Le Bayon } 250*f2b9807dSNicolas Le Bayon 251a846a235SYann Gautier /******************************************************************************* 252a846a235SYann Gautier * This function can be used by the platforms to update/use image 253a846a235SYann Gautier * information for given `image_id`. 254a846a235SYann Gautier ******************************************************************************/ 255a846a235SYann Gautier int bl2_plat_handle_post_image_load(unsigned int image_id) 256a846a235SYann Gautier { 257a846a235SYann Gautier int err = 0; 25803020b66SYann Gautier bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 2599a0cad39SYann Gautier bl_mem_params_node_t *pager_mem_params; 26003020b66SYann Gautier const struct dyn_cfg_dtb_info_t *config_info; 26103020b66SYann Gautier unsigned int i; 26203020b66SYann Gautier const unsigned int image_ids[] = { 26303020b66SYann Gautier BL31_IMAGE_ID, 26427dd11dbSMaxime Méré SOC_FW_CONFIG_ID, 2659a0cad39SYann Gautier BL32_IMAGE_ID, 2669a0cad39SYann Gautier BL33_IMAGE_ID, 2679a0cad39SYann Gautier HW_CONFIG_ID, 26803020b66SYann Gautier }; 269a846a235SYann Gautier 270a846a235SYann Gautier assert(bl_mem_params != NULL); 271a846a235SYann Gautier 272a846a235SYann Gautier #if STM32MP_SDMMC || STM32MP_EMMC 273a846a235SYann Gautier /* 274a846a235SYann Gautier * Invalidate remaining data read from MMC but not flushed by load_image_flush(). 275a846a235SYann Gautier * We take the worst case which is 2 MMC blocks. 276a846a235SYann Gautier */ 277a846a235SYann Gautier if ((image_id != FW_CONFIG_ID) && 278a846a235SYann Gautier ((bl_mem_params->image_info.h.attr & IMAGE_ATTRIB_SKIP_LOADING) == 0U)) { 279a846a235SYann Gautier inv_dcache_range(bl_mem_params->image_info.image_base + 280a846a235SYann Gautier bl_mem_params->image_info.image_size, 281a846a235SYann Gautier 2U * MMC_BLOCK_SIZE); 282a846a235SYann Gautier } 283a846a235SYann Gautier #endif /* STM32MP_SDMMC || STM32MP_EMMC */ 284a846a235SYann Gautier 285a846a235SYann Gautier switch (image_id) { 286a846a235SYann Gautier case FW_CONFIG_ID: 287*f2b9807dSNicolas Le Bayon if ((stm32mp_check_closed_device() == STM32MP_CHIP_SEC_CLOSED) || 288*f2b9807dSNicolas Le Bayon stm32mp_is_auth_supported()) { 289*f2b9807dSNicolas Le Bayon prepare_encryption(); 290*f2b9807dSNicolas Le Bayon } 291*f2b9807dSNicolas Le Bayon 292a846a235SYann Gautier /* Set global DTB info for fixed fw_config information */ 293a846a235SYann Gautier set_config_info(STM32MP_FW_CONFIG_BASE, ~0UL, STM32MP_FW_CONFIG_MAX_SIZE, 294a846a235SYann Gautier FW_CONFIG_ID); 295a846a235SYann Gautier fconf_populate("FW_CONFIG", STM32MP_FW_CONFIG_BASE); 296a846a235SYann Gautier 29703020b66SYann Gautier /* Iterate through all the fw config IDs */ 29803020b66SYann Gautier for (i = 0U; i < ARRAY_SIZE(image_ids); i++) { 29903020b66SYann Gautier bl_mem_params = get_bl_mem_params_node(image_ids[i]); 30003020b66SYann Gautier assert(bl_mem_params != NULL); 30103020b66SYann Gautier 30203020b66SYann Gautier config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, image_ids[i]); 30303020b66SYann Gautier if (config_info == NULL) { 30403020b66SYann Gautier continue; 30503020b66SYann Gautier } 30603020b66SYann Gautier 30703020b66SYann Gautier bl_mem_params->image_info.image_base = config_info->config_addr; 30803020b66SYann Gautier bl_mem_params->image_info.image_max_size = config_info->config_max_size; 30903020b66SYann Gautier 31003020b66SYann Gautier bl_mem_params->image_info.h.attr &= ~IMAGE_ATTRIB_SKIP_LOADING; 31103020b66SYann Gautier 31203020b66SYann Gautier switch (image_ids[i]) { 31303020b66SYann Gautier case BL31_IMAGE_ID: 31403020b66SYann Gautier bl_mem_params->ep_info.pc = config_info->config_addr; 31503020b66SYann Gautier break; 3169a0cad39SYann Gautier 3179a0cad39SYann Gautier case BL32_IMAGE_ID: 3189a0cad39SYann Gautier bl_mem_params->ep_info.pc = config_info->config_addr; 3199a0cad39SYann Gautier 3209a0cad39SYann Gautier /* In case of OPTEE, initialize address space with tos_fw addr */ 3219a0cad39SYann Gautier pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 3229a0cad39SYann Gautier if (pager_mem_params != NULL) { 3239a0cad39SYann Gautier pager_mem_params->image_info.image_base = 3249a0cad39SYann Gautier config_info->config_addr; 3259a0cad39SYann Gautier pager_mem_params->image_info.image_max_size = 3269a0cad39SYann Gautier config_info->config_max_size; 3279a0cad39SYann Gautier } 3289a0cad39SYann Gautier break; 3299a0cad39SYann Gautier 3309a0cad39SYann Gautier case BL33_IMAGE_ID: 3319a0cad39SYann Gautier bl_mem_params->ep_info.pc = config_info->config_addr; 3329a0cad39SYann Gautier break; 3339a0cad39SYann Gautier 3349a0cad39SYann Gautier case HW_CONFIG_ID: 33527dd11dbSMaxime Méré case SOC_FW_CONFIG_ID: 3369a0cad39SYann Gautier break; 3379a0cad39SYann Gautier 33803020b66SYann Gautier default: 33903020b66SYann Gautier return -EINVAL; 34003020b66SYann Gautier } 34103020b66SYann Gautier } 34203020b66SYann Gautier 34360d07584SYann Gautier /* 34460d07584SYann Gautier * After this step, the BL2 device tree area will be overwritten 34560d07584SYann Gautier * with BL31 binary, no other data should be read from BL2 DT. 34660d07584SYann Gautier */ 347a846a235SYann Gautier 348a846a235SYann Gautier break; 349a846a235SYann Gautier 3509a0cad39SYann Gautier case BL32_IMAGE_ID: 3519a0cad39SYann Gautier if ((bl_mem_params->image_info.image_base != 0UL) && 3529a0cad39SYann Gautier (optee_header_is_valid(bl_mem_params->image_info.image_base))) { 3539a0cad39SYann Gautier /* BL32 is OP-TEE header */ 3549a0cad39SYann Gautier bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base; 3559a0cad39SYann Gautier pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 3569a0cad39SYann Gautier assert(pager_mem_params != NULL); 3579a0cad39SYann Gautier 3589a0cad39SYann Gautier err = parse_optee_header(&bl_mem_params->ep_info, 3599a0cad39SYann Gautier &pager_mem_params->image_info, 3609a0cad39SYann Gautier NULL); 3619a0cad39SYann Gautier if (err != 0) { 3629a0cad39SYann Gautier ERROR("OPTEE header parse error.\n"); 3639a0cad39SYann Gautier panic(); 3649a0cad39SYann Gautier } 3659a0cad39SYann Gautier 3669a0cad39SYann Gautier /* Set optee boot info from parsed header data */ 3679a0cad39SYann Gautier bl_mem_params->ep_info.args.arg0 = 0U; /* Unused */ 3689a0cad39SYann Gautier bl_mem_params->ep_info.args.arg1 = 0U; /* Unused */ 3699a0cad39SYann Gautier bl_mem_params->ep_info.args.arg2 = 0U; /* No DT supported */ 3709a0cad39SYann Gautier } 3719a0cad39SYann Gautier break; 3729a0cad39SYann Gautier 3739a0cad39SYann Gautier case BL33_IMAGE_ID: 374c28c0ca2SYann Gautier #if PSA_FWU_SUPPORT 375c28c0ca2SYann Gautier stm32_fwu_set_boot_idx(); 376c28c0ca2SYann Gautier #endif /* PSA_FWU_SUPPORT */ 377c28c0ca2SYann Gautier break; 378c28c0ca2SYann Gautier 379a846a235SYann Gautier default: 380a846a235SYann Gautier /* Do nothing in default case */ 381a846a235SYann Gautier break; 382a846a235SYann Gautier } 383a846a235SYann Gautier 384a846a235SYann Gautier return err; 385a846a235SYann Gautier } 386