135527fb4SYann Gautier /* 2cb0d6b5bSYann Gautier * Copyright (c) 2023-2024, STMicroelectronics - All Rights Reserved 335527fb4SYann Gautier * 435527fb4SYann Gautier * SPDX-License-Identifier: BSD-3-Clause 535527fb4SYann Gautier */ 635527fb4SYann Gautier 7a846a235SYann Gautier #include <assert.h> 835527fb4SYann Gautier #include <cdefs.h> 903020b66SYann Gautier #include <errno.h> 1035527fb4SYann Gautier #include <stdint.h> 1135527fb4SYann Gautier 12197ac780SYann Gautier #include <common/debug.h> 13a846a235SYann Gautier #include <common/desc_image_load.h> 14db77f8bfSYann Gautier #include <drivers/clk.h> 15a846a235SYann Gautier #include <drivers/mmc.h> 16c3a75341SYann Gautier #include <drivers/st/regulator_fixed.h> 175e0be8c0SYann Gautier #include <drivers/st/stm32mp2_ddr_helpers.h> 18*ae84525fSMaxime Méré #include <drivers/st/stm32mp_risab_regs.h> 19db77f8bfSYann Gautier #include <lib/fconf/fconf.h> 20db77f8bfSYann Gautier #include <lib/fconf/fconf_dyn_cfg_getter.h> 21db77f8bfSYann Gautier #include <lib/mmio.h> 22db77f8bfSYann Gautier #include <lib/xlat_tables/xlat_tables_v2.h> 23cb0d6b5bSYann Gautier #include <plat/common/platform.h> 24cb0d6b5bSYann Gautier 25197ac780SYann Gautier #include <platform_def.h> 2687a940e0SYann Gautier #include <stm32mp_common.h> 27db77f8bfSYann Gautier #include <stm32mp_dt.h> 28db77f8bfSYann Gautier 29db77f8bfSYann Gautier #define BOOT_CTX_ADDR 0x0e000020UL 30db77f8bfSYann Gautier 31db77f8bfSYann Gautier static void print_reset_reason(void) 32db77f8bfSYann Gautier { 33db77f8bfSYann Gautier uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_C1BOOTRSTSCLRR); 34db77f8bfSYann Gautier 35db77f8bfSYann Gautier if (rstsr == 0U) { 36db77f8bfSYann Gautier WARN("Reset reason unknown\n"); 37db77f8bfSYann Gautier return; 38db77f8bfSYann Gautier } 39db77f8bfSYann Gautier 40db77f8bfSYann Gautier INFO("Reset reason (0x%x):\n", rstsr); 41db77f8bfSYann Gautier 42db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_PADRSTF) == 0U) { 43db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_STBYC1RSTF) != 0U) { 44db77f8bfSYann Gautier INFO("System exits from Standby for CA35\n"); 45db77f8bfSYann Gautier return; 46db77f8bfSYann Gautier } 47db77f8bfSYann Gautier 48db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_D1STBYRSTF) != 0U) { 49db77f8bfSYann Gautier INFO("D1 domain exits from DStandby\n"); 50db77f8bfSYann Gautier return; 51db77f8bfSYann Gautier } 52db77f8bfSYann Gautier } 53db77f8bfSYann Gautier 54db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_PORRSTF) != 0U) { 55db77f8bfSYann Gautier INFO(" Power-on Reset (rst_por)\n"); 56db77f8bfSYann Gautier return; 57db77f8bfSYann Gautier } 58db77f8bfSYann Gautier 59db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_BORRSTF) != 0U) { 60db77f8bfSYann Gautier INFO(" Brownout Reset (rst_bor)\n"); 61db77f8bfSYann Gautier return; 62db77f8bfSYann Gautier } 63db77f8bfSYann Gautier 64db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSSETR_SYSC2RSTF) != 0U) { 65db77f8bfSYann Gautier INFO(" System reset (SYSRST) by M33\n"); 66db77f8bfSYann Gautier return; 67db77f8bfSYann Gautier } 68db77f8bfSYann Gautier 69db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSSETR_SYSC1RSTF) != 0U) { 70db77f8bfSYann Gautier INFO(" System reset (SYSRST) by A35\n"); 71db77f8bfSYann Gautier return; 72db77f8bfSYann Gautier } 73db77f8bfSYann Gautier 74db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_HCSSRSTF) != 0U) { 75db77f8bfSYann Gautier INFO(" Clock failure on HSE\n"); 76db77f8bfSYann Gautier return; 77db77f8bfSYann Gautier } 78db77f8bfSYann Gautier 79db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG1SYSRSTF) != 0U) { 80db77f8bfSYann Gautier INFO(" IWDG1 system reset (rst_iwdg1)\n"); 81db77f8bfSYann Gautier return; 82db77f8bfSYann Gautier } 83db77f8bfSYann Gautier 84db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG2SYSRSTF) != 0U) { 85db77f8bfSYann Gautier INFO(" IWDG2 system reset (rst_iwdg2)\n"); 86db77f8bfSYann Gautier return; 87db77f8bfSYann Gautier } 88db77f8bfSYann Gautier 89db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG3SYSRSTF) != 0U) { 90db77f8bfSYann Gautier INFO(" IWDG3 system reset (rst_iwdg3)\n"); 91db77f8bfSYann Gautier return; 92db77f8bfSYann Gautier } 93db77f8bfSYann Gautier 94db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG4SYSRSTF) != 0U) { 95db77f8bfSYann Gautier INFO(" IWDG4 system reset (rst_iwdg4)\n"); 96db77f8bfSYann Gautier return; 97db77f8bfSYann Gautier } 98db77f8bfSYann Gautier 99db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG5SYSRSTF) != 0U) { 100db77f8bfSYann Gautier INFO(" IWDG5 system reset (rst_iwdg5)\n"); 101db77f8bfSYann Gautier return; 102db77f8bfSYann Gautier } 103db77f8bfSYann Gautier 104db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_C1P1RSTF) != 0U) { 105db77f8bfSYann Gautier INFO(" A35 processor core 1 reset\n"); 106db77f8bfSYann Gautier return; 107db77f8bfSYann Gautier } 108db77f8bfSYann Gautier 109db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_PADRSTF) != 0U) { 110db77f8bfSYann Gautier INFO(" Pad Reset from NRST\n"); 111db77f8bfSYann Gautier return; 112db77f8bfSYann Gautier } 113db77f8bfSYann Gautier 114db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_VCORERSTF) != 0U) { 115db77f8bfSYann Gautier INFO(" Reset due to a failure of VDD_CORE\n"); 116db77f8bfSYann Gautier return; 117db77f8bfSYann Gautier } 118db77f8bfSYann Gautier 119db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_C1RSTF) != 0U) { 120db77f8bfSYann Gautier INFO(" A35 processor reset\n"); 121db77f8bfSYann Gautier return; 122db77f8bfSYann Gautier } 123db77f8bfSYann Gautier 124db77f8bfSYann Gautier ERROR(" Unidentified reset reason\n"); 125db77f8bfSYann Gautier } 12687a940e0SYann Gautier 12735527fb4SYann Gautier void bl2_el3_early_platform_setup(u_register_t arg0 __unused, 12835527fb4SYann Gautier u_register_t arg1 __unused, 12935527fb4SYann Gautier u_register_t arg2 __unused, 13035527fb4SYann Gautier u_register_t arg3 __unused) 13135527fb4SYann Gautier { 132db77f8bfSYann Gautier stm32mp_save_boot_ctx_address(BOOT_CTX_ADDR); 13335527fb4SYann Gautier } 13435527fb4SYann Gautier 13535527fb4SYann Gautier void bl2_platform_setup(void) 13635527fb4SYann Gautier { 13735527fb4SYann Gautier } 13835527fb4SYann Gautier 139db77f8bfSYann Gautier static void reset_backup_domain(void) 140db77f8bfSYann Gautier { 141db77f8bfSYann Gautier uintptr_t pwr_base = stm32mp_pwr_base(); 142db77f8bfSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 143db77f8bfSYann Gautier 144db77f8bfSYann Gautier /* 145db77f8bfSYann Gautier * Disable the backup domain write protection. 146db77f8bfSYann Gautier * The protection is enable at each reset by hardware 147db77f8bfSYann Gautier * and must be disabled by software. 148db77f8bfSYann Gautier */ 149db77f8bfSYann Gautier mmio_setbits_32(pwr_base + PWR_BDCR1, PWR_BDCR1_DBD3P); 150db77f8bfSYann Gautier 151db77f8bfSYann Gautier while ((mmio_read_32(pwr_base + PWR_BDCR1) & PWR_BDCR1_DBD3P) == 0U) { 152db77f8bfSYann Gautier ; 153db77f8bfSYann Gautier } 154db77f8bfSYann Gautier 155db77f8bfSYann Gautier /* Reset backup domain on cold boot cases */ 156db77f8bfSYann Gautier if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCCKEN) == 0U) { 157db77f8bfSYann Gautier mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST); 158db77f8bfSYann Gautier 159db77f8bfSYann Gautier while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) == 0U) { 160db77f8bfSYann Gautier ; 161db77f8bfSYann Gautier } 162db77f8bfSYann Gautier 163db77f8bfSYann Gautier mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST); 164db77f8bfSYann Gautier } 165db77f8bfSYann Gautier } 166db77f8bfSYann Gautier 16735527fb4SYann Gautier void bl2_el3_plat_arch_setup(void) 16835527fb4SYann Gautier { 169db77f8bfSYann Gautier const char *board_model; 170db77f8bfSYann Gautier boot_api_context_t *boot_context = 171db77f8bfSYann Gautier (boot_api_context_t *)stm32mp_get_boot_ctx_address(); 172db77f8bfSYann Gautier 173197ac780SYann Gautier if (stm32_otp_probe() != 0U) { 17447ea3033SYann Gautier EARLY_ERROR("OTP probe failed\n"); 175197ac780SYann Gautier panic(); 176197ac780SYann Gautier } 177db77f8bfSYann Gautier 178db77f8bfSYann Gautier mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, 179db77f8bfSYann Gautier BL_CODE_END - BL_CODE_BASE, 180db77f8bfSYann Gautier MT_CODE | MT_SECURE); 181db77f8bfSYann Gautier 182db77f8bfSYann Gautier configure_mmu(); 183db77f8bfSYann Gautier 184db77f8bfSYann Gautier if (dt_open_and_check(STM32MP_DTB_BASE) < 0) { 185db77f8bfSYann Gautier panic(); 186db77f8bfSYann Gautier } 187db77f8bfSYann Gautier 188db77f8bfSYann Gautier reset_backup_domain(); 189db77f8bfSYann Gautier 1905e0be8c0SYann Gautier /* 1915e0be8c0SYann Gautier * Initialize DDR sub-system clock. This needs to be done before enabling DDR PLL (PLL2), 1925e0be8c0SYann Gautier * and so before stm32mp2_clk_init(). 1935e0be8c0SYann Gautier */ 1945e0be8c0SYann Gautier ddr_sub_system_clk_init(); 1955e0be8c0SYann Gautier 196db77f8bfSYann Gautier if (stm32mp2_clk_init() < 0) { 197db77f8bfSYann Gautier panic(); 198db77f8bfSYann Gautier } 199db77f8bfSYann Gautier 200*ae84525fSMaxime Méré #if STM32MP_DDR_FIP_IO_STORAGE 201*ae84525fSMaxime Méré /* 202*ae84525fSMaxime Méré * RISAB3 setup (dedicated for SRAM1) 203*ae84525fSMaxime Méré * 204*ae84525fSMaxime Méré * Allow secure read/writes data accesses to non-secure 205*ae84525fSMaxime Méré * blocks or pages, all RISAB registers are writable. 206*ae84525fSMaxime Méré * DDR firmwares are saved there before being loaded in DDRPHY memory. 207*ae84525fSMaxime Méré */ 208*ae84525fSMaxime Méré mmio_write_32(RISAB3_BASE + RISAB_CR, RISAB_CR_SRWIAD); 209*ae84525fSMaxime Méré #endif 210*ae84525fSMaxime Méré 211db77f8bfSYann Gautier stm32_save_boot_info(boot_context); 212db77f8bfSYann Gautier 213db77f8bfSYann Gautier if (stm32mp_uart_console_setup() != 0) { 214db77f8bfSYann Gautier goto skip_console_init; 215db77f8bfSYann Gautier } 216db77f8bfSYann Gautier 217381b2a6bSYann Gautier stm32mp_print_cpuinfo(); 218381b2a6bSYann Gautier 219db77f8bfSYann Gautier board_model = dt_get_board_model(); 220db77f8bfSYann Gautier if (board_model != NULL) { 221db77f8bfSYann Gautier NOTICE("Model: %s\n", board_model); 222db77f8bfSYann Gautier } 223db77f8bfSYann Gautier 224cdaced36SYann Gautier stm32mp_print_boardinfo(); 225cdaced36SYann Gautier 226db77f8bfSYann Gautier print_reset_reason(); 227db77f8bfSYann Gautier 228db77f8bfSYann Gautier skip_console_init: 229c3a75341SYann Gautier if (fixed_regulator_register() != 0) { 230c3a75341SYann Gautier panic(); 231c3a75341SYann Gautier } 232c3a75341SYann Gautier 233db77f8bfSYann Gautier fconf_populate("TB_FW", STM32MP_DTB_BASE); 234db77f8bfSYann Gautier 235db77f8bfSYann Gautier stm32mp_io_setup(); 23635527fb4SYann Gautier } 237a846a235SYann Gautier 238a846a235SYann Gautier /******************************************************************************* 239a846a235SYann Gautier * This function can be used by the platforms to update/use image 240a846a235SYann Gautier * information for given `image_id`. 241a846a235SYann Gautier ******************************************************************************/ 242a846a235SYann Gautier int bl2_plat_handle_post_image_load(unsigned int image_id) 243a846a235SYann Gautier { 244a846a235SYann Gautier int err = 0; 24503020b66SYann Gautier bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 24603020b66SYann Gautier const struct dyn_cfg_dtb_info_t *config_info; 24703020b66SYann Gautier unsigned int i; 24803020b66SYann Gautier const unsigned int image_ids[] = { 24903020b66SYann Gautier BL31_IMAGE_ID, 25003020b66SYann Gautier }; 251a846a235SYann Gautier 252a846a235SYann Gautier assert(bl_mem_params != NULL); 253a846a235SYann Gautier 254a846a235SYann Gautier #if STM32MP_SDMMC || STM32MP_EMMC 255a846a235SYann Gautier /* 256a846a235SYann Gautier * Invalidate remaining data read from MMC but not flushed by load_image_flush(). 257a846a235SYann Gautier * We take the worst case which is 2 MMC blocks. 258a846a235SYann Gautier */ 259a846a235SYann Gautier if ((image_id != FW_CONFIG_ID) && 260a846a235SYann Gautier ((bl_mem_params->image_info.h.attr & IMAGE_ATTRIB_SKIP_LOADING) == 0U)) { 261a846a235SYann Gautier inv_dcache_range(bl_mem_params->image_info.image_base + 262a846a235SYann Gautier bl_mem_params->image_info.image_size, 263a846a235SYann Gautier 2U * MMC_BLOCK_SIZE); 264a846a235SYann Gautier } 265a846a235SYann Gautier #endif /* STM32MP_SDMMC || STM32MP_EMMC */ 266a846a235SYann Gautier 267a846a235SYann Gautier switch (image_id) { 268a846a235SYann Gautier case FW_CONFIG_ID: 269a846a235SYann Gautier /* Set global DTB info for fixed fw_config information */ 270a846a235SYann Gautier set_config_info(STM32MP_FW_CONFIG_BASE, ~0UL, STM32MP_FW_CONFIG_MAX_SIZE, 271a846a235SYann Gautier FW_CONFIG_ID); 272a846a235SYann Gautier fconf_populate("FW_CONFIG", STM32MP_FW_CONFIG_BASE); 273a846a235SYann Gautier 27403020b66SYann Gautier /* Iterate through all the fw config IDs */ 27503020b66SYann Gautier for (i = 0U; i < ARRAY_SIZE(image_ids); i++) { 27603020b66SYann Gautier bl_mem_params = get_bl_mem_params_node(image_ids[i]); 27703020b66SYann Gautier assert(bl_mem_params != NULL); 27803020b66SYann Gautier 27903020b66SYann Gautier config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, image_ids[i]); 28003020b66SYann Gautier if (config_info == NULL) { 28103020b66SYann Gautier continue; 28203020b66SYann Gautier } 28303020b66SYann Gautier 28403020b66SYann Gautier bl_mem_params->image_info.image_base = config_info->config_addr; 28503020b66SYann Gautier bl_mem_params->image_info.image_max_size = config_info->config_max_size; 28603020b66SYann Gautier 28703020b66SYann Gautier bl_mem_params->image_info.h.attr &= ~IMAGE_ATTRIB_SKIP_LOADING; 28803020b66SYann Gautier 28903020b66SYann Gautier switch (image_ids[i]) { 29003020b66SYann Gautier case BL31_IMAGE_ID: 29103020b66SYann Gautier bl_mem_params->ep_info.pc = config_info->config_addr; 29203020b66SYann Gautier break; 29303020b66SYann Gautier default: 29403020b66SYann Gautier return -EINVAL; 29503020b66SYann Gautier } 29603020b66SYann Gautier } 29703020b66SYann Gautier 29860d07584SYann Gautier /* 29960d07584SYann Gautier * After this step, the BL2 device tree area will be overwritten 30060d07584SYann Gautier * with BL31 binary, no other data should be read from BL2 DT. 30160d07584SYann Gautier */ 302a846a235SYann Gautier 303a846a235SYann Gautier break; 304a846a235SYann Gautier 305a846a235SYann Gautier default: 306a846a235SYann Gautier /* Do nothing in default case */ 307a846a235SYann Gautier break; 308a846a235SYann Gautier } 309a846a235SYann Gautier 310a846a235SYann Gautier return err; 311a846a235SYann Gautier } 312