135527fb4SYann Gautier /* 2cb0d6b5bSYann Gautier * Copyright (c) 2023-2024, STMicroelectronics - All Rights Reserved 335527fb4SYann Gautier * 435527fb4SYann Gautier * SPDX-License-Identifier: BSD-3-Clause 535527fb4SYann Gautier */ 635527fb4SYann Gautier 7*a846a235SYann Gautier #include <assert.h> 835527fb4SYann Gautier #include <cdefs.h> 935527fb4SYann Gautier #include <stdint.h> 1035527fb4SYann Gautier 11197ac780SYann Gautier #include <common/debug.h> 12*a846a235SYann Gautier #include <common/desc_image_load.h> 13db77f8bfSYann Gautier #include <drivers/clk.h> 14*a846a235SYann Gautier #include <drivers/mmc.h> 15c3a75341SYann Gautier #include <drivers/st/regulator_fixed.h> 165e0be8c0SYann Gautier #include <drivers/st/stm32mp2_ddr_helpers.h> 17db77f8bfSYann Gautier #include <lib/fconf/fconf.h> 18db77f8bfSYann Gautier #include <lib/fconf/fconf_dyn_cfg_getter.h> 19db77f8bfSYann Gautier #include <lib/mmio.h> 20db77f8bfSYann Gautier #include <lib/xlat_tables/xlat_tables_v2.h> 21cb0d6b5bSYann Gautier #include <plat/common/platform.h> 22cb0d6b5bSYann Gautier 23197ac780SYann Gautier #include <platform_def.h> 2487a940e0SYann Gautier #include <stm32mp_common.h> 25db77f8bfSYann Gautier #include <stm32mp_dt.h> 26db77f8bfSYann Gautier 27db77f8bfSYann Gautier #define BOOT_CTX_ADDR 0x0e000020UL 28db77f8bfSYann Gautier 29db77f8bfSYann Gautier static void print_reset_reason(void) 30db77f8bfSYann Gautier { 31db77f8bfSYann Gautier uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_C1BOOTRSTSCLRR); 32db77f8bfSYann Gautier 33db77f8bfSYann Gautier if (rstsr == 0U) { 34db77f8bfSYann Gautier WARN("Reset reason unknown\n"); 35db77f8bfSYann Gautier return; 36db77f8bfSYann Gautier } 37db77f8bfSYann Gautier 38db77f8bfSYann Gautier INFO("Reset reason (0x%x):\n", rstsr); 39db77f8bfSYann Gautier 40db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_PADRSTF) == 0U) { 41db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_STBYC1RSTF) != 0U) { 42db77f8bfSYann Gautier INFO("System exits from Standby for CA35\n"); 43db77f8bfSYann Gautier return; 44db77f8bfSYann Gautier } 45db77f8bfSYann Gautier 46db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_D1STBYRSTF) != 0U) { 47db77f8bfSYann Gautier INFO("D1 domain exits from DStandby\n"); 48db77f8bfSYann Gautier return; 49db77f8bfSYann Gautier } 50db77f8bfSYann Gautier } 51db77f8bfSYann Gautier 52db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_PORRSTF) != 0U) { 53db77f8bfSYann Gautier INFO(" Power-on Reset (rst_por)\n"); 54db77f8bfSYann Gautier return; 55db77f8bfSYann Gautier } 56db77f8bfSYann Gautier 57db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_BORRSTF) != 0U) { 58db77f8bfSYann Gautier INFO(" Brownout Reset (rst_bor)\n"); 59db77f8bfSYann Gautier return; 60db77f8bfSYann Gautier } 61db77f8bfSYann Gautier 62db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSSETR_SYSC2RSTF) != 0U) { 63db77f8bfSYann Gautier INFO(" System reset (SYSRST) by M33\n"); 64db77f8bfSYann Gautier return; 65db77f8bfSYann Gautier } 66db77f8bfSYann Gautier 67db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSSETR_SYSC1RSTF) != 0U) { 68db77f8bfSYann Gautier INFO(" System reset (SYSRST) by A35\n"); 69db77f8bfSYann Gautier return; 70db77f8bfSYann Gautier } 71db77f8bfSYann Gautier 72db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_HCSSRSTF) != 0U) { 73db77f8bfSYann Gautier INFO(" Clock failure on HSE\n"); 74db77f8bfSYann Gautier return; 75db77f8bfSYann Gautier } 76db77f8bfSYann Gautier 77db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG1SYSRSTF) != 0U) { 78db77f8bfSYann Gautier INFO(" IWDG1 system reset (rst_iwdg1)\n"); 79db77f8bfSYann Gautier return; 80db77f8bfSYann Gautier } 81db77f8bfSYann Gautier 82db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG2SYSRSTF) != 0U) { 83db77f8bfSYann Gautier INFO(" IWDG2 system reset (rst_iwdg2)\n"); 84db77f8bfSYann Gautier return; 85db77f8bfSYann Gautier } 86db77f8bfSYann Gautier 87db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG3SYSRSTF) != 0U) { 88db77f8bfSYann Gautier INFO(" IWDG3 system reset (rst_iwdg3)\n"); 89db77f8bfSYann Gautier return; 90db77f8bfSYann Gautier } 91db77f8bfSYann Gautier 92db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG4SYSRSTF) != 0U) { 93db77f8bfSYann Gautier INFO(" IWDG4 system reset (rst_iwdg4)\n"); 94db77f8bfSYann Gautier return; 95db77f8bfSYann Gautier } 96db77f8bfSYann Gautier 97db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG5SYSRSTF) != 0U) { 98db77f8bfSYann Gautier INFO(" IWDG5 system reset (rst_iwdg5)\n"); 99db77f8bfSYann Gautier return; 100db77f8bfSYann Gautier } 101db77f8bfSYann Gautier 102db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_C1P1RSTF) != 0U) { 103db77f8bfSYann Gautier INFO(" A35 processor core 1 reset\n"); 104db77f8bfSYann Gautier return; 105db77f8bfSYann Gautier } 106db77f8bfSYann Gautier 107db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_PADRSTF) != 0U) { 108db77f8bfSYann Gautier INFO(" Pad Reset from NRST\n"); 109db77f8bfSYann Gautier return; 110db77f8bfSYann Gautier } 111db77f8bfSYann Gautier 112db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_VCORERSTF) != 0U) { 113db77f8bfSYann Gautier INFO(" Reset due to a failure of VDD_CORE\n"); 114db77f8bfSYann Gautier return; 115db77f8bfSYann Gautier } 116db77f8bfSYann Gautier 117db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_C1RSTF) != 0U) { 118db77f8bfSYann Gautier INFO(" A35 processor reset\n"); 119db77f8bfSYann Gautier return; 120db77f8bfSYann Gautier } 121db77f8bfSYann Gautier 122db77f8bfSYann Gautier ERROR(" Unidentified reset reason\n"); 123db77f8bfSYann Gautier } 12487a940e0SYann Gautier 12535527fb4SYann Gautier void bl2_el3_early_platform_setup(u_register_t arg0 __unused, 12635527fb4SYann Gautier u_register_t arg1 __unused, 12735527fb4SYann Gautier u_register_t arg2 __unused, 12835527fb4SYann Gautier u_register_t arg3 __unused) 12935527fb4SYann Gautier { 130db77f8bfSYann Gautier stm32mp_save_boot_ctx_address(BOOT_CTX_ADDR); 13135527fb4SYann Gautier } 13235527fb4SYann Gautier 13335527fb4SYann Gautier void bl2_platform_setup(void) 13435527fb4SYann Gautier { 13535527fb4SYann Gautier } 13635527fb4SYann Gautier 137db77f8bfSYann Gautier static void reset_backup_domain(void) 138db77f8bfSYann Gautier { 139db77f8bfSYann Gautier uintptr_t pwr_base = stm32mp_pwr_base(); 140db77f8bfSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 141db77f8bfSYann Gautier 142db77f8bfSYann Gautier /* 143db77f8bfSYann Gautier * Disable the backup domain write protection. 144db77f8bfSYann Gautier * The protection is enable at each reset by hardware 145db77f8bfSYann Gautier * and must be disabled by software. 146db77f8bfSYann Gautier */ 147db77f8bfSYann Gautier mmio_setbits_32(pwr_base + PWR_BDCR1, PWR_BDCR1_DBD3P); 148db77f8bfSYann Gautier 149db77f8bfSYann Gautier while ((mmio_read_32(pwr_base + PWR_BDCR1) & PWR_BDCR1_DBD3P) == 0U) { 150db77f8bfSYann Gautier ; 151db77f8bfSYann Gautier } 152db77f8bfSYann Gautier 153db77f8bfSYann Gautier /* Reset backup domain on cold boot cases */ 154db77f8bfSYann Gautier if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCCKEN) == 0U) { 155db77f8bfSYann Gautier mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST); 156db77f8bfSYann Gautier 157db77f8bfSYann Gautier while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) == 0U) { 158db77f8bfSYann Gautier ; 159db77f8bfSYann Gautier } 160db77f8bfSYann Gautier 161db77f8bfSYann Gautier mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST); 162db77f8bfSYann Gautier } 163db77f8bfSYann Gautier } 164db77f8bfSYann Gautier 16535527fb4SYann Gautier void bl2_el3_plat_arch_setup(void) 16635527fb4SYann Gautier { 167db77f8bfSYann Gautier const char *board_model; 168db77f8bfSYann Gautier boot_api_context_t *boot_context = 169db77f8bfSYann Gautier (boot_api_context_t *)stm32mp_get_boot_ctx_address(); 170db77f8bfSYann Gautier 171197ac780SYann Gautier if (stm32_otp_probe() != 0U) { 17247ea3033SYann Gautier EARLY_ERROR("OTP probe failed\n"); 173197ac780SYann Gautier panic(); 174197ac780SYann Gautier } 175db77f8bfSYann Gautier 176db77f8bfSYann Gautier mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, 177db77f8bfSYann Gautier BL_CODE_END - BL_CODE_BASE, 178db77f8bfSYann Gautier MT_CODE | MT_SECURE); 179db77f8bfSYann Gautier 180db77f8bfSYann Gautier configure_mmu(); 181db77f8bfSYann Gautier 182db77f8bfSYann Gautier /* Prevent corruption of preloaded Device Tree */ 183db77f8bfSYann Gautier mmap_add_dynamic_region(DTB_BASE, DTB_BASE, 184db77f8bfSYann Gautier DTB_LIMIT - DTB_BASE, 185db77f8bfSYann Gautier MT_RO_DATA | MT_SECURE); 186db77f8bfSYann Gautier 187db77f8bfSYann Gautier if (dt_open_and_check(STM32MP_DTB_BASE) < 0) { 188db77f8bfSYann Gautier panic(); 189db77f8bfSYann Gautier } 190db77f8bfSYann Gautier 191db77f8bfSYann Gautier reset_backup_domain(); 192db77f8bfSYann Gautier 1935e0be8c0SYann Gautier /* 1945e0be8c0SYann Gautier * Initialize DDR sub-system clock. This needs to be done before enabling DDR PLL (PLL2), 1955e0be8c0SYann Gautier * and so before stm32mp2_clk_init(). 1965e0be8c0SYann Gautier */ 1975e0be8c0SYann Gautier ddr_sub_system_clk_init(); 1985e0be8c0SYann Gautier 199db77f8bfSYann Gautier if (stm32mp2_clk_init() < 0) { 200db77f8bfSYann Gautier panic(); 201db77f8bfSYann Gautier } 202db77f8bfSYann Gautier 203db77f8bfSYann Gautier stm32_save_boot_info(boot_context); 204db77f8bfSYann Gautier 205db77f8bfSYann Gautier if (stm32mp_uart_console_setup() != 0) { 206db77f8bfSYann Gautier goto skip_console_init; 207db77f8bfSYann Gautier } 208db77f8bfSYann Gautier 209381b2a6bSYann Gautier stm32mp_print_cpuinfo(); 210381b2a6bSYann Gautier 211db77f8bfSYann Gautier board_model = dt_get_board_model(); 212db77f8bfSYann Gautier if (board_model != NULL) { 213db77f8bfSYann Gautier NOTICE("Model: %s\n", board_model); 214db77f8bfSYann Gautier } 215db77f8bfSYann Gautier 216cdaced36SYann Gautier stm32mp_print_boardinfo(); 217cdaced36SYann Gautier 218db77f8bfSYann Gautier print_reset_reason(); 219db77f8bfSYann Gautier 220db77f8bfSYann Gautier skip_console_init: 221c3a75341SYann Gautier if (fixed_regulator_register() != 0) { 222c3a75341SYann Gautier panic(); 223c3a75341SYann Gautier } 224c3a75341SYann Gautier 225db77f8bfSYann Gautier fconf_populate("TB_FW", STM32MP_DTB_BASE); 226db77f8bfSYann Gautier 227db77f8bfSYann Gautier stm32mp_io_setup(); 22835527fb4SYann Gautier } 229*a846a235SYann Gautier 230*a846a235SYann Gautier /******************************************************************************* 231*a846a235SYann Gautier * This function can be used by the platforms to update/use image 232*a846a235SYann Gautier * information for given `image_id`. 233*a846a235SYann Gautier ******************************************************************************/ 234*a846a235SYann Gautier int bl2_plat_handle_post_image_load(unsigned int image_id) 235*a846a235SYann Gautier { 236*a846a235SYann Gautier int err = 0; 237*a846a235SYann Gautier bl_mem_params_node_t *bl_mem_params __maybe_unused = get_bl_mem_params_node(image_id); 238*a846a235SYann Gautier 239*a846a235SYann Gautier assert(bl_mem_params != NULL); 240*a846a235SYann Gautier 241*a846a235SYann Gautier #if STM32MP_SDMMC || STM32MP_EMMC 242*a846a235SYann Gautier /* 243*a846a235SYann Gautier * Invalidate remaining data read from MMC but not flushed by load_image_flush(). 244*a846a235SYann Gautier * We take the worst case which is 2 MMC blocks. 245*a846a235SYann Gautier */ 246*a846a235SYann Gautier if ((image_id != FW_CONFIG_ID) && 247*a846a235SYann Gautier ((bl_mem_params->image_info.h.attr & IMAGE_ATTRIB_SKIP_LOADING) == 0U)) { 248*a846a235SYann Gautier inv_dcache_range(bl_mem_params->image_info.image_base + 249*a846a235SYann Gautier bl_mem_params->image_info.image_size, 250*a846a235SYann Gautier 2U * MMC_BLOCK_SIZE); 251*a846a235SYann Gautier } 252*a846a235SYann Gautier #endif /* STM32MP_SDMMC || STM32MP_EMMC */ 253*a846a235SYann Gautier 254*a846a235SYann Gautier switch (image_id) { 255*a846a235SYann Gautier case FW_CONFIG_ID: 256*a846a235SYann Gautier /* Set global DTB info for fixed fw_config information */ 257*a846a235SYann Gautier set_config_info(STM32MP_FW_CONFIG_BASE, ~0UL, STM32MP_FW_CONFIG_MAX_SIZE, 258*a846a235SYann Gautier FW_CONFIG_ID); 259*a846a235SYann Gautier fconf_populate("FW_CONFIG", STM32MP_FW_CONFIG_BASE); 260*a846a235SYann Gautier 261*a846a235SYann Gautier mmap_remove_dynamic_region(DTB_BASE, DTB_LIMIT - DTB_BASE); 262*a846a235SYann Gautier 263*a846a235SYann Gautier break; 264*a846a235SYann Gautier 265*a846a235SYann Gautier default: 266*a846a235SYann Gautier /* Do nothing in default case */ 267*a846a235SYann Gautier break; 268*a846a235SYann Gautier } 269*a846a235SYann Gautier 270*a846a235SYann Gautier return err; 271*a846a235SYann Gautier } 272