xref: /rk3399_ARM-atf/plat/st/stm32mp2/bl2_plat_setup.c (revision 817f42f07ede5ef55dab857cde4e9601e349ad75)
135527fb4SYann Gautier /*
2cb0d6b5bSYann Gautier  * Copyright (c) 2023-2024, STMicroelectronics - All Rights Reserved
335527fb4SYann Gautier  *
435527fb4SYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
535527fb4SYann Gautier  */
635527fb4SYann Gautier 
7a846a235SYann Gautier #include <assert.h>
835527fb4SYann Gautier #include <cdefs.h>
903020b66SYann Gautier #include <errno.h>
1035527fb4SYann Gautier #include <stdint.h>
1135527fb4SYann Gautier 
12197ac780SYann Gautier #include <common/debug.h>
13a846a235SYann Gautier #include <common/desc_image_load.h>
14db77f8bfSYann Gautier #include <drivers/clk.h>
15a846a235SYann Gautier #include <drivers/mmc.h>
16c3a75341SYann Gautier #include <drivers/st/regulator_fixed.h>
175e0be8c0SYann Gautier #include <drivers/st/stm32mp2_ddr_helpers.h>
18*817f42f0SPascal Paillet #include <drivers/st/stm32mp_pmic2.h>
19ae84525fSMaxime Méré #include <drivers/st/stm32mp_risab_regs.h>
20db77f8bfSYann Gautier #include <lib/fconf/fconf.h>
21db77f8bfSYann Gautier #include <lib/fconf/fconf_dyn_cfg_getter.h>
22db77f8bfSYann Gautier #include <lib/mmio.h>
23db77f8bfSYann Gautier #include <lib/xlat_tables/xlat_tables_v2.h>
24cb0d6b5bSYann Gautier #include <plat/common/platform.h>
25cb0d6b5bSYann Gautier 
26197ac780SYann Gautier #include <platform_def.h>
2787a940e0SYann Gautier #include <stm32mp_common.h>
28db77f8bfSYann Gautier #include <stm32mp_dt.h>
29db77f8bfSYann Gautier 
30db77f8bfSYann Gautier #define BOOT_CTX_ADDR	0x0e000020UL
31db77f8bfSYann Gautier 
32db77f8bfSYann Gautier static void print_reset_reason(void)
33db77f8bfSYann Gautier {
34db77f8bfSYann Gautier 	uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_C1BOOTRSTSCLRR);
35db77f8bfSYann Gautier 
36db77f8bfSYann Gautier 	if (rstsr == 0U) {
37db77f8bfSYann Gautier 		WARN("Reset reason unknown\n");
38db77f8bfSYann Gautier 		return;
39db77f8bfSYann Gautier 	}
40db77f8bfSYann Gautier 
41db77f8bfSYann Gautier 	INFO("Reset reason (0x%x):\n", rstsr);
42db77f8bfSYann Gautier 
43db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_PADRSTF) == 0U) {
44db77f8bfSYann Gautier 		if ((rstsr & RCC_C1BOOTRSTSCLRR_STBYC1RSTF) != 0U) {
45db77f8bfSYann Gautier 			INFO("System exits from Standby for CA35\n");
46db77f8bfSYann Gautier 			return;
47db77f8bfSYann Gautier 		}
48db77f8bfSYann Gautier 
49db77f8bfSYann Gautier 		if ((rstsr & RCC_C1BOOTRSTSCLRR_D1STBYRSTF) != 0U) {
50db77f8bfSYann Gautier 			INFO("D1 domain exits from DStandby\n");
51db77f8bfSYann Gautier 			return;
52db77f8bfSYann Gautier 		}
53db77f8bfSYann Gautier 	}
54db77f8bfSYann Gautier 
55db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_PORRSTF) != 0U) {
56db77f8bfSYann Gautier 		INFO("  Power-on Reset (rst_por)\n");
57db77f8bfSYann Gautier 		return;
58db77f8bfSYann Gautier 	}
59db77f8bfSYann Gautier 
60db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_BORRSTF) != 0U) {
61db77f8bfSYann Gautier 		INFO("  Brownout Reset (rst_bor)\n");
62db77f8bfSYann Gautier 		return;
63db77f8bfSYann Gautier 	}
64db77f8bfSYann Gautier 
65db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSSETR_SYSC2RSTF) != 0U) {
66db77f8bfSYann Gautier 		INFO("  System reset (SYSRST) by M33\n");
67db77f8bfSYann Gautier 		return;
68db77f8bfSYann Gautier 	}
69db77f8bfSYann Gautier 
70db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSSETR_SYSC1RSTF) != 0U) {
71db77f8bfSYann Gautier 		INFO("  System reset (SYSRST) by A35\n");
72db77f8bfSYann Gautier 		return;
73db77f8bfSYann Gautier 	}
74db77f8bfSYann Gautier 
75db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_HCSSRSTF) != 0U) {
76db77f8bfSYann Gautier 		INFO("  Clock failure on HSE\n");
77db77f8bfSYann Gautier 		return;
78db77f8bfSYann Gautier 	}
79db77f8bfSYann Gautier 
80db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG1SYSRSTF) != 0U) {
81db77f8bfSYann Gautier 		INFO("  IWDG1 system reset (rst_iwdg1)\n");
82db77f8bfSYann Gautier 		return;
83db77f8bfSYann Gautier 	}
84db77f8bfSYann Gautier 
85db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG2SYSRSTF) != 0U) {
86db77f8bfSYann Gautier 		INFO("  IWDG2 system reset (rst_iwdg2)\n");
87db77f8bfSYann Gautier 		return;
88db77f8bfSYann Gautier 	}
89db77f8bfSYann Gautier 
90db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG3SYSRSTF) != 0U) {
91db77f8bfSYann Gautier 		INFO("  IWDG3 system reset (rst_iwdg3)\n");
92db77f8bfSYann Gautier 		return;
93db77f8bfSYann Gautier 	}
94db77f8bfSYann Gautier 
95db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG4SYSRSTF) != 0U) {
96db77f8bfSYann Gautier 		INFO("  IWDG4 system reset (rst_iwdg4)\n");
97db77f8bfSYann Gautier 		return;
98db77f8bfSYann Gautier 	}
99db77f8bfSYann Gautier 
100db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG5SYSRSTF) != 0U) {
101db77f8bfSYann Gautier 		INFO("  IWDG5 system reset (rst_iwdg5)\n");
102db77f8bfSYann Gautier 		return;
103db77f8bfSYann Gautier 	}
104db77f8bfSYann Gautier 
105db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_C1P1RSTF) != 0U) {
106db77f8bfSYann Gautier 		INFO("  A35 processor core 1 reset\n");
107db77f8bfSYann Gautier 		return;
108db77f8bfSYann Gautier 	}
109db77f8bfSYann Gautier 
110db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_PADRSTF) != 0U) {
111db77f8bfSYann Gautier 		INFO("  Pad Reset from NRST\n");
112db77f8bfSYann Gautier 		return;
113db77f8bfSYann Gautier 	}
114db77f8bfSYann Gautier 
115db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_VCORERSTF) != 0U) {
116db77f8bfSYann Gautier 		INFO("  Reset due to a failure of VDD_CORE\n");
117db77f8bfSYann Gautier 		return;
118db77f8bfSYann Gautier 	}
119db77f8bfSYann Gautier 
120db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_C1RSTF) != 0U) {
121db77f8bfSYann Gautier 		INFO("  A35 processor reset\n");
122db77f8bfSYann Gautier 		return;
123db77f8bfSYann Gautier 	}
124db77f8bfSYann Gautier 
125db77f8bfSYann Gautier 	ERROR("  Unidentified reset reason\n");
126db77f8bfSYann Gautier }
12787a940e0SYann Gautier 
12835527fb4SYann Gautier void bl2_el3_early_platform_setup(u_register_t arg0 __unused,
12935527fb4SYann Gautier 				  u_register_t arg1 __unused,
13035527fb4SYann Gautier 				  u_register_t arg2 __unused,
13135527fb4SYann Gautier 				  u_register_t arg3 __unused)
13235527fb4SYann Gautier {
133db77f8bfSYann Gautier 	stm32mp_save_boot_ctx_address(BOOT_CTX_ADDR);
13435527fb4SYann Gautier }
13535527fb4SYann Gautier 
13635527fb4SYann Gautier void bl2_platform_setup(void)
13735527fb4SYann Gautier {
13835527fb4SYann Gautier }
13935527fb4SYann Gautier 
140db77f8bfSYann Gautier static void reset_backup_domain(void)
141db77f8bfSYann Gautier {
142db77f8bfSYann Gautier 	uintptr_t pwr_base = stm32mp_pwr_base();
143db77f8bfSYann Gautier 	uintptr_t rcc_base = stm32mp_rcc_base();
144db77f8bfSYann Gautier 
145db77f8bfSYann Gautier 	/*
146db77f8bfSYann Gautier 	 * Disable the backup domain write protection.
147db77f8bfSYann Gautier 	 * The protection is enable at each reset by hardware
148db77f8bfSYann Gautier 	 * and must be disabled by software.
149db77f8bfSYann Gautier 	 */
150db77f8bfSYann Gautier 	mmio_setbits_32(pwr_base + PWR_BDCR1, PWR_BDCR1_DBD3P);
151db77f8bfSYann Gautier 
152db77f8bfSYann Gautier 	while ((mmio_read_32(pwr_base + PWR_BDCR1) & PWR_BDCR1_DBD3P) == 0U) {
153db77f8bfSYann Gautier 		;
154db77f8bfSYann Gautier 	}
155db77f8bfSYann Gautier 
156db77f8bfSYann Gautier 	/* Reset backup domain on cold boot cases */
157db77f8bfSYann Gautier 	if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCCKEN) == 0U) {
158db77f8bfSYann Gautier 		mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
159db77f8bfSYann Gautier 
160db77f8bfSYann Gautier 		while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) == 0U) {
161db77f8bfSYann Gautier 			;
162db77f8bfSYann Gautier 		}
163db77f8bfSYann Gautier 
164db77f8bfSYann Gautier 		mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
165db77f8bfSYann Gautier 	}
166db77f8bfSYann Gautier }
167db77f8bfSYann Gautier 
16835527fb4SYann Gautier void bl2_el3_plat_arch_setup(void)
16935527fb4SYann Gautier {
170db77f8bfSYann Gautier 	const char *board_model;
171db77f8bfSYann Gautier 	boot_api_context_t *boot_context =
172db77f8bfSYann Gautier 		(boot_api_context_t *)stm32mp_get_boot_ctx_address();
173db77f8bfSYann Gautier 
174197ac780SYann Gautier 	if (stm32_otp_probe() != 0U) {
17547ea3033SYann Gautier 		EARLY_ERROR("OTP probe failed\n");
176197ac780SYann Gautier 		panic();
177197ac780SYann Gautier 	}
178db77f8bfSYann Gautier 
179db77f8bfSYann Gautier 	mmap_add_region(BL_CODE_BASE, BL_CODE_BASE,
180db77f8bfSYann Gautier 			BL_CODE_END - BL_CODE_BASE,
181db77f8bfSYann Gautier 			MT_CODE | MT_SECURE);
182db77f8bfSYann Gautier 
183db77f8bfSYann Gautier 	configure_mmu();
184db77f8bfSYann Gautier 
185db77f8bfSYann Gautier 	if (dt_open_and_check(STM32MP_DTB_BASE) < 0) {
186db77f8bfSYann Gautier 		panic();
187db77f8bfSYann Gautier 	}
188db77f8bfSYann Gautier 
189db77f8bfSYann Gautier 	reset_backup_domain();
190db77f8bfSYann Gautier 
1915e0be8c0SYann Gautier 	/*
1925e0be8c0SYann Gautier 	 * Initialize DDR sub-system clock. This needs to be done before enabling DDR PLL (PLL2),
1935e0be8c0SYann Gautier 	 * and so before stm32mp2_clk_init().
1945e0be8c0SYann Gautier 	 */
1955e0be8c0SYann Gautier 	ddr_sub_system_clk_init();
1965e0be8c0SYann Gautier 
197db77f8bfSYann Gautier 	if (stm32mp2_clk_init() < 0) {
198db77f8bfSYann Gautier 		panic();
199db77f8bfSYann Gautier 	}
200db77f8bfSYann Gautier 
201ae84525fSMaxime Méré #if STM32MP_DDR_FIP_IO_STORAGE
202ae84525fSMaxime Méré 	/*
203ae84525fSMaxime Méré 	 * RISAB3 setup (dedicated for SRAM1)
204ae84525fSMaxime Méré 	 *
205ae84525fSMaxime Méré 	 * Allow secure read/writes data accesses to non-secure
206ae84525fSMaxime Méré 	 * blocks or pages, all RISAB registers are writable.
207ae84525fSMaxime Méré 	 * DDR firmwares are saved there before being loaded in DDRPHY memory.
208ae84525fSMaxime Méré 	 */
209ae84525fSMaxime Méré 	mmio_write_32(RISAB3_BASE + RISAB_CR, RISAB_CR_SRWIAD);
210ae84525fSMaxime Méré #endif
211ae84525fSMaxime Méré 
212db77f8bfSYann Gautier 	stm32_save_boot_info(boot_context);
213db77f8bfSYann Gautier 
214db77f8bfSYann Gautier 	if (stm32mp_uart_console_setup() != 0) {
215db77f8bfSYann Gautier 		goto skip_console_init;
216db77f8bfSYann Gautier 	}
217db77f8bfSYann Gautier 
218381b2a6bSYann Gautier 	stm32mp_print_cpuinfo();
219381b2a6bSYann Gautier 
220db77f8bfSYann Gautier 	board_model = dt_get_board_model();
221db77f8bfSYann Gautier 	if (board_model != NULL) {
222db77f8bfSYann Gautier 		NOTICE("Model: %s\n", board_model);
223db77f8bfSYann Gautier 	}
224db77f8bfSYann Gautier 
225cdaced36SYann Gautier 	stm32mp_print_boardinfo();
226cdaced36SYann Gautier 
227db77f8bfSYann Gautier 	print_reset_reason();
228db77f8bfSYann Gautier 
229db77f8bfSYann Gautier skip_console_init:
230c3a75341SYann Gautier 	if (fixed_regulator_register() != 0) {
231c3a75341SYann Gautier 		panic();
232c3a75341SYann Gautier 	}
233c3a75341SYann Gautier 
234*817f42f0SPascal Paillet 	if (dt_pmic_status() > 0) {
235*817f42f0SPascal Paillet 		initialize_pmic();
236*817f42f0SPascal Paillet 	}
237*817f42f0SPascal Paillet 
238db77f8bfSYann Gautier 	fconf_populate("TB_FW", STM32MP_DTB_BASE);
239db77f8bfSYann Gautier 
240db77f8bfSYann Gautier 	stm32mp_io_setup();
24135527fb4SYann Gautier }
242a846a235SYann Gautier 
243a846a235SYann Gautier /*******************************************************************************
244a846a235SYann Gautier  * This function can be used by the platforms to update/use image
245a846a235SYann Gautier  * information for given `image_id`.
246a846a235SYann Gautier  ******************************************************************************/
247a846a235SYann Gautier int bl2_plat_handle_post_image_load(unsigned int image_id)
248a846a235SYann Gautier {
249a846a235SYann Gautier 	int err = 0;
25003020b66SYann Gautier 	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
25103020b66SYann Gautier 	const struct dyn_cfg_dtb_info_t *config_info;
25203020b66SYann Gautier 	unsigned int i;
25303020b66SYann Gautier 	const unsigned int image_ids[] = {
25403020b66SYann Gautier 		BL31_IMAGE_ID,
25503020b66SYann Gautier 	};
256a846a235SYann Gautier 
257a846a235SYann Gautier 	assert(bl_mem_params != NULL);
258a846a235SYann Gautier 
259a846a235SYann Gautier #if STM32MP_SDMMC || STM32MP_EMMC
260a846a235SYann Gautier 	/*
261a846a235SYann Gautier 	 * Invalidate remaining data read from MMC but not flushed by load_image_flush().
262a846a235SYann Gautier 	 * We take the worst case which is 2 MMC blocks.
263a846a235SYann Gautier 	 */
264a846a235SYann Gautier 	if ((image_id != FW_CONFIG_ID) &&
265a846a235SYann Gautier 	    ((bl_mem_params->image_info.h.attr & IMAGE_ATTRIB_SKIP_LOADING) == 0U)) {
266a846a235SYann Gautier 		inv_dcache_range(bl_mem_params->image_info.image_base +
267a846a235SYann Gautier 				 bl_mem_params->image_info.image_size,
268a846a235SYann Gautier 				 2U * MMC_BLOCK_SIZE);
269a846a235SYann Gautier 	}
270a846a235SYann Gautier #endif /* STM32MP_SDMMC || STM32MP_EMMC */
271a846a235SYann Gautier 
272a846a235SYann Gautier 	switch (image_id) {
273a846a235SYann Gautier 	case FW_CONFIG_ID:
274a846a235SYann Gautier 		/* Set global DTB info for fixed fw_config information */
275a846a235SYann Gautier 		set_config_info(STM32MP_FW_CONFIG_BASE, ~0UL, STM32MP_FW_CONFIG_MAX_SIZE,
276a846a235SYann Gautier 				FW_CONFIG_ID);
277a846a235SYann Gautier 		fconf_populate("FW_CONFIG", STM32MP_FW_CONFIG_BASE);
278a846a235SYann Gautier 
27903020b66SYann Gautier 		/* Iterate through all the fw config IDs */
28003020b66SYann Gautier 		for (i = 0U; i < ARRAY_SIZE(image_ids); i++) {
28103020b66SYann Gautier 			bl_mem_params = get_bl_mem_params_node(image_ids[i]);
28203020b66SYann Gautier 			assert(bl_mem_params != NULL);
28303020b66SYann Gautier 
28403020b66SYann Gautier 			config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, image_ids[i]);
28503020b66SYann Gautier 			if (config_info == NULL) {
28603020b66SYann Gautier 				continue;
28703020b66SYann Gautier 			}
28803020b66SYann Gautier 
28903020b66SYann Gautier 			bl_mem_params->image_info.image_base = config_info->config_addr;
29003020b66SYann Gautier 			bl_mem_params->image_info.image_max_size = config_info->config_max_size;
29103020b66SYann Gautier 
29203020b66SYann Gautier 			bl_mem_params->image_info.h.attr &= ~IMAGE_ATTRIB_SKIP_LOADING;
29303020b66SYann Gautier 
29403020b66SYann Gautier 			switch (image_ids[i]) {
29503020b66SYann Gautier 			case BL31_IMAGE_ID:
29603020b66SYann Gautier 				bl_mem_params->ep_info.pc = config_info->config_addr;
29703020b66SYann Gautier 				break;
29803020b66SYann Gautier 			default:
29903020b66SYann Gautier 				return -EINVAL;
30003020b66SYann Gautier 			}
30103020b66SYann Gautier 		}
30203020b66SYann Gautier 
30360d07584SYann Gautier 		/*
30460d07584SYann Gautier 		 * After this step, the BL2 device tree area will be overwritten
30560d07584SYann Gautier 		 * with BL31 binary, no other data should be read from BL2 DT.
30660d07584SYann Gautier 		 */
307a846a235SYann Gautier 
308a846a235SYann Gautier 		break;
309a846a235SYann Gautier 
310a846a235SYann Gautier 	default:
311a846a235SYann Gautier 		/* Do nothing in default case */
312a846a235SYann Gautier 		break;
313a846a235SYann Gautier 	}
314a846a235SYann Gautier 
315a846a235SYann Gautier 	return err;
316a846a235SYann Gautier }
317