xref: /rk3399_ARM-atf/plat/st/stm32mp2/bl2_plat_setup.c (revision c8e1a2d9d27d4f7e3a919b7994e82f2a886f3e6a)
135527fb4SYann Gautier /*
2399cfdd4SNicolas Le Bayon  * Copyright (c) 2023-2025, STMicroelectronics - All Rights Reserved
335527fb4SYann Gautier  *
435527fb4SYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
535527fb4SYann Gautier  */
635527fb4SYann Gautier 
7a846a235SYann Gautier #include <assert.h>
835527fb4SYann Gautier #include <cdefs.h>
903020b66SYann Gautier #include <errno.h>
1035527fb4SYann Gautier #include <stdint.h>
1135527fb4SYann Gautier 
12197ac780SYann Gautier #include <common/debug.h>
13a846a235SYann Gautier #include <common/desc_image_load.h>
14db77f8bfSYann Gautier #include <drivers/clk.h>
15a846a235SYann Gautier #include <drivers/mmc.h>
16c3a75341SYann Gautier #include <drivers/st/regulator_fixed.h>
17*ecad2c91SGatien Chevallier #include <drivers/st/stm32_rifsc.h>
18f2b9807dSNicolas Le Bayon #include <drivers/st/stm32_rng.h>
195e0be8c0SYann Gautier #include <drivers/st/stm32mp2_ddr_helpers.h>
20213a08ebSNicolas Le Bayon #include <drivers/st/stm32mp2_ram.h>
21f2b9807dSNicolas Le Bayon #include <drivers/st/stm32mp2_risaf.h>
22817f42f0SPascal Paillet #include <drivers/st/stm32mp_pmic2.h>
23ae84525fSMaxime Méré #include <drivers/st/stm32mp_risab_regs.h>
24db77f8bfSYann Gautier #include <lib/fconf/fconf.h>
25db77f8bfSYann Gautier #include <lib/fconf/fconf_dyn_cfg_getter.h>
26db77f8bfSYann Gautier #include <lib/mmio.h>
279a0cad39SYann Gautier #include <lib/optee_utils.h>
28db77f8bfSYann Gautier #include <lib/xlat_tables/xlat_tables_v2.h>
29cb0d6b5bSYann Gautier #include <plat/common/platform.h>
30cb0d6b5bSYann Gautier 
31197ac780SYann Gautier #include <platform_def.h>
3287a940e0SYann Gautier #include <stm32mp_common.h>
33db77f8bfSYann Gautier #include <stm32mp_dt.h>
34db77f8bfSYann Gautier 
35db77f8bfSYann Gautier #define BOOT_CTX_ADDR	0x0e000020UL
36db77f8bfSYann Gautier 
print_reset_reason(void)37db77f8bfSYann Gautier static void print_reset_reason(void)
38db77f8bfSYann Gautier {
39db77f8bfSYann Gautier 	uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_C1BOOTRSTSCLRR);
405a03ac92SPatrick Delaunay 	const char *reason_str = "Unidentified";
41db77f8bfSYann Gautier 
425a03ac92SPatrick Delaunay #if !STM32MP21
435a03ac92SPatrick Delaunay 	if ((rstsr & RCC_C1BOOTRSTSCLRR_C1P1RSTF) != 0U) {
445a03ac92SPatrick Delaunay 		INFO("CA35 processor core 1 reset\n");
45db77f8bfSYann Gautier 	}
465a03ac92SPatrick Delaunay #endif /* !STM32MP21 */
47db77f8bfSYann Gautier 
48db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_PADRSTF) == 0U) {
49db77f8bfSYann Gautier 		if ((rstsr & RCC_C1BOOTRSTSCLRR_STBYC1RSTF) != 0U) {
505a03ac92SPatrick Delaunay 			reason_str = "System exits from Standby for CA35";
515a03ac92SPatrick Delaunay 		} else if ((rstsr & RCC_C1BOOTRSTSCLRR_D1STBYRSTF) != 0U) {
525a03ac92SPatrick Delaunay 			reason_str = "D1 domain exits from DStandby";
535a03ac92SPatrick Delaunay 		} else if ((rstsr & RCC_C1BOOTRSTSCLRR_VCPURSTF) != 0U) {
545a03ac92SPatrick Delaunay 			reason_str = "System reset from VCPU monitor";
555a03ac92SPatrick Delaunay 		} else if ((rstsr & RCC_C1BOOTRSTSCLRR_C1RSTF) != 0U) {
565a03ac92SPatrick Delaunay 			reason_str = "CA35 reset by CM33 (C1RST)";
575a03ac92SPatrick Delaunay 		} else {
585a03ac92SPatrick Delaunay 			reason_str = "Unidentified";
59db77f8bfSYann Gautier 		}
605a03ac92SPatrick Delaunay 	} else {
61db77f8bfSYann Gautier 		if ((rstsr & RCC_C1BOOTRSTSCLRR_PORRSTF) != 0U) {
625a03ac92SPatrick Delaunay 			reason_str = "Power-on reset (por_rstn)";
635a03ac92SPatrick Delaunay 		} else if ((rstsr & RCC_C1BOOTRSTSCLRR_BORRSTF) != 0U) {
645a03ac92SPatrick Delaunay 			reason_str = "Brownout reset (bor_rstn)";
655a03ac92SPatrick Delaunay 		} else if ((rstsr & (RCC_C1BOOTRSTSSETR_SYSC2RSTF |
665a03ac92SPatrick Delaunay 				     RCC_C1BOOTRSTSSETR_SYSC1RSTF)) != 0U) {
675a03ac92SPatrick Delaunay 			reason_str = "System reset (SYSRST)";
685a03ac92SPatrick Delaunay 		} else if ((rstsr & RCC_C1BOOTRSTSCLRR_HCSSRSTF) != 0U) {
695a03ac92SPatrick Delaunay 			reason_str = "Clock failure on HSE";
705a03ac92SPatrick Delaunay 		} else if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDGXSYSRSTF) != 0U) {
715a03ac92SPatrick Delaunay 			reason_str = "IWDG system reset (iwdgX_out_rst)";
725a03ac92SPatrick Delaunay 		} else if ((rstsr & RCC_C1BOOTRSTSCLRR_PADRSTF) != 0U) {
735a03ac92SPatrick Delaunay 			reason_str = "Pin reset from NRST";
745a03ac92SPatrick Delaunay 		} else {
755a03ac92SPatrick Delaunay 			reason_str = "Unidentified";
765a03ac92SPatrick Delaunay 		}
77db77f8bfSYann Gautier 	}
78db77f8bfSYann Gautier 
795a03ac92SPatrick Delaunay 	INFO("Reset reason: %s (0x%x)\n", reason_str, rstsr);
80db77f8bfSYann Gautier }
8187a940e0SYann Gautier 
bl2_el3_early_platform_setup(u_register_t arg0 __unused,u_register_t arg1 __unused,u_register_t arg2 __unused,u_register_t arg3 __unused)8235527fb4SYann Gautier void bl2_el3_early_platform_setup(u_register_t arg0 __unused,
8335527fb4SYann Gautier 				  u_register_t arg1 __unused,
8435527fb4SYann Gautier 				  u_register_t arg2 __unused,
8535527fb4SYann Gautier 				  u_register_t arg3 __unused)
8635527fb4SYann Gautier {
87db77f8bfSYann Gautier 	stm32mp_save_boot_ctx_address(BOOT_CTX_ADDR);
8835527fb4SYann Gautier }
8935527fb4SYann Gautier 
bl2_platform_setup(void)9035527fb4SYann Gautier void bl2_platform_setup(void)
9135527fb4SYann Gautier {
92213a08ebSNicolas Le Bayon 	int ret;
93213a08ebSNicolas Le Bayon 
94213a08ebSNicolas Le Bayon 	ret = stm32mp2_ddr_probe();
95213a08ebSNicolas Le Bayon 	if (ret != 0) {
96213a08ebSNicolas Le Bayon 		ERROR("DDR probe: error %d\n", ret);
97213a08ebSNicolas Le Bayon 		panic();
98213a08ebSNicolas Le Bayon 	}
999a0cad39SYann Gautier 
100399cfdd4SNicolas Le Bayon 	if (stm32mp2_risaf_init() < 0) {
101399cfdd4SNicolas Le Bayon 		panic();
102399cfdd4SNicolas Le Bayon 	}
103399cfdd4SNicolas Le Bayon 
1049a0cad39SYann Gautier 	/* Map DDR for binary load, now with cacheable attribute */
1059a0cad39SYann Gautier 	ret = mmap_add_dynamic_region(STM32MP_DDR_BASE, STM32MP_DDR_BASE,
1069a0cad39SYann Gautier 				      STM32MP_DDR_MAX_SIZE, MT_MEMORY | MT_RW | MT_SECURE);
1079a0cad39SYann Gautier 	if (ret < 0) {
1089a0cad39SYann Gautier 		ERROR("DDR mapping: error %d\n", ret);
1099a0cad39SYann Gautier 		panic();
1109a0cad39SYann Gautier 	}
11135527fb4SYann Gautier }
11235527fb4SYann Gautier 
reset_backup_domain(void)113db77f8bfSYann Gautier static void reset_backup_domain(void)
114db77f8bfSYann Gautier {
115db77f8bfSYann Gautier 	uintptr_t pwr_base = stm32mp_pwr_base();
116db77f8bfSYann Gautier 	uintptr_t rcc_base = stm32mp_rcc_base();
117db77f8bfSYann Gautier 
118db77f8bfSYann Gautier 	/*
119db77f8bfSYann Gautier 	 * Disable the backup domain write protection.
120db77f8bfSYann Gautier 	 * The protection is enable at each reset by hardware
121db77f8bfSYann Gautier 	 * and must be disabled by software.
122db77f8bfSYann Gautier 	 */
1232ec3cec5SNicolas Le Bayon #if STM32MP21
1242ec3cec5SNicolas Le Bayon 	mmio_setbits_32(pwr_base + PWR_BDCR, PWR_BDCR_DBP);
1252ec3cec5SNicolas Le Bayon 
1262ec3cec5SNicolas Le Bayon 	while ((mmio_read_32(pwr_base + PWR_BDCR) & PWR_BDCR_DBP) == 0U) {
1272ec3cec5SNicolas Le Bayon 		;
1282ec3cec5SNicolas Le Bayon 	}
1292ec3cec5SNicolas Le Bayon #else /* STM32MP21 */
130db77f8bfSYann Gautier 	mmio_setbits_32(pwr_base + PWR_BDCR1, PWR_BDCR1_DBD3P);
131db77f8bfSYann Gautier 
132db77f8bfSYann Gautier 	while ((mmio_read_32(pwr_base + PWR_BDCR1) & PWR_BDCR1_DBD3P) == 0U) {
133db77f8bfSYann Gautier 		;
134db77f8bfSYann Gautier 	}
1352ec3cec5SNicolas Le Bayon #endif /* STM32MP21 */
136db77f8bfSYann Gautier 
137db77f8bfSYann Gautier 	/* Reset backup domain on cold boot cases */
138db77f8bfSYann Gautier 	if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCCKEN) == 0U) {
139db77f8bfSYann Gautier 		mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
140db77f8bfSYann Gautier 
141db77f8bfSYann Gautier 		while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) == 0U) {
142db77f8bfSYann Gautier 			;
143db77f8bfSYann Gautier 		}
144db77f8bfSYann Gautier 
145db77f8bfSYann Gautier 		mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
146db77f8bfSYann Gautier 	}
147db77f8bfSYann Gautier }
148db77f8bfSYann Gautier 
bl2_el3_plat_arch_setup(void)14935527fb4SYann Gautier void bl2_el3_plat_arch_setup(void)
15035527fb4SYann Gautier {
151db77f8bfSYann Gautier 	const char *board_model;
152db77f8bfSYann Gautier 	boot_api_context_t *boot_context =
153db77f8bfSYann Gautier 		(boot_api_context_t *)stm32mp_get_boot_ctx_address();
154db77f8bfSYann Gautier 
155197ac780SYann Gautier 	if (stm32_otp_probe() != 0U) {
15647ea3033SYann Gautier 		EARLY_ERROR("OTP probe failed\n");
157197ac780SYann Gautier 		panic();
158197ac780SYann Gautier 	}
159db77f8bfSYann Gautier 
160db77f8bfSYann Gautier 	mmap_add_region(BL_CODE_BASE, BL_CODE_BASE,
161db77f8bfSYann Gautier 			BL_CODE_END - BL_CODE_BASE,
162db77f8bfSYann Gautier 			MT_CODE | MT_SECURE);
163db77f8bfSYann Gautier 
164db77f8bfSYann Gautier 	configure_mmu();
165db77f8bfSYann Gautier 
166db77f8bfSYann Gautier 	if (dt_open_and_check(STM32MP_DTB_BASE) < 0) {
167db77f8bfSYann Gautier 		panic();
168db77f8bfSYann Gautier 	}
169db77f8bfSYann Gautier 
170db77f8bfSYann Gautier 	reset_backup_domain();
171db77f8bfSYann Gautier 
1725e0be8c0SYann Gautier 	/*
1735e0be8c0SYann Gautier 	 * Initialize DDR sub-system clock. This needs to be done before enabling DDR PLL (PLL2),
1745e0be8c0SYann Gautier 	 * and so before stm32mp2_clk_init().
1755e0be8c0SYann Gautier 	 */
1765e0be8c0SYann Gautier 	ddr_sub_system_clk_init();
1775e0be8c0SYann Gautier 
178db77f8bfSYann Gautier 	if (stm32mp2_clk_init() < 0) {
179db77f8bfSYann Gautier 		panic();
180db77f8bfSYann Gautier 	}
181db77f8bfSYann Gautier 
182ae84525fSMaxime Méré #if STM32MP_DDR_FIP_IO_STORAGE
183ae84525fSMaxime Méré 	/*
184ae84525fSMaxime Méré 	 * RISAB3 setup (dedicated for SRAM1)
185ae84525fSMaxime Méré 	 *
186ae84525fSMaxime Méré 	 * Allow secure read/writes data accesses to non-secure
187ae84525fSMaxime Méré 	 * blocks or pages, all RISAB registers are writable.
188ae84525fSMaxime Méré 	 * DDR firmwares are saved there before being loaded in DDRPHY memory.
189ae84525fSMaxime Méré 	 */
190ae84525fSMaxime Méré 	mmio_write_32(RISAB3_BASE + RISAB_CR, RISAB_CR_SRWIAD);
191ae84525fSMaxime Méré #endif
192ae84525fSMaxime Méré 
193db77f8bfSYann Gautier 	stm32_save_boot_info(boot_context);
194db77f8bfSYann Gautier 
195db77f8bfSYann Gautier 	if (stm32mp_uart_console_setup() != 0) {
196db77f8bfSYann Gautier 		goto skip_console_init;
197db77f8bfSYann Gautier 	}
198db77f8bfSYann Gautier 
199381b2a6bSYann Gautier 	stm32mp_print_cpuinfo();
200381b2a6bSYann Gautier 
201db77f8bfSYann Gautier 	board_model = dt_get_board_model();
202db77f8bfSYann Gautier 	if (board_model != NULL) {
203db77f8bfSYann Gautier 		NOTICE("Model: %s\n", board_model);
204db77f8bfSYann Gautier 	}
205db77f8bfSYann Gautier 
206cdaced36SYann Gautier 	stm32mp_print_boardinfo();
207cdaced36SYann Gautier 
208db77f8bfSYann Gautier 	print_reset_reason();
209db77f8bfSYann Gautier 
210db77f8bfSYann Gautier skip_console_init:
211f2b9807dSNicolas Le Bayon 	if (stm32_rng_init() != 0) {
212f2b9807dSNicolas Le Bayon 		panic();
213f2b9807dSNicolas Le Bayon 	}
214f2b9807dSNicolas Le Bayon 
215c3a75341SYann Gautier 	if (fixed_regulator_register() != 0) {
216c3a75341SYann Gautier 		panic();
217c3a75341SYann Gautier 	}
218c3a75341SYann Gautier 
219817f42f0SPascal Paillet 	if (dt_pmic_status() > 0) {
220817f42f0SPascal Paillet 		initialize_pmic();
221817f42f0SPascal Paillet 	}
222817f42f0SPascal Paillet 
223db77f8bfSYann Gautier 	fconf_populate("TB_FW", STM32MP_DTB_BASE);
224db77f8bfSYann Gautier 
225*ecad2c91SGatien Chevallier #if STM32MP_USB_PROGRAMMER
226*ecad2c91SGatien Chevallier 	stm32_rifsc_ip_configure(STM32MP2_RIMU_USB3DR, STM32MP25_RIFSC_USB3DR_ID,
227*ecad2c91SGatien Chevallier 				 RIFSC_USB_BOOT_USB3DR_RIMC_CONF);
228*ecad2c91SGatien Chevallier #endif /* STM32MP_USB_PROGRAMMER */
229*ecad2c91SGatien Chevallier 
23052f530d3SMaxime Méré 	/*
23152f530d3SMaxime Méré 	 * RISAB5 setup (dedicated for RETRAM)
23252f530d3SMaxime Méré 	 *
23352f530d3SMaxime Méré 	 * Allow secure read/writes data accesses to non-secure
23452f530d3SMaxime Méré 	 * blocks or pages, all RISAB registers are writable.
23552f530d3SMaxime Méré 	 * DDR retention registers are saved there and restored
23652f530d3SMaxime Méré 	 * when exiting standby low power state.
23752f530d3SMaxime Méré 	 */
23852f530d3SMaxime Méré 	mmio_write_32(RISAB5_BASE + RISAB_CR, RISAB_CR_SRWIAD);
23952f530d3SMaxime Méré 
240db77f8bfSYann Gautier 	stm32mp_io_setup();
24135527fb4SYann Gautier }
242a846a235SYann Gautier 
prepare_encryption(void)243f2b9807dSNicolas Le Bayon static void prepare_encryption(void)
244f2b9807dSNicolas Le Bayon {
245f2b9807dSNicolas Le Bayon 	uint8_t mkey[RISAF_KEY_SIZE_IN_BYTES];
246f2b9807dSNicolas Le Bayon 
247f2b9807dSNicolas Le Bayon 	/* Generate RISAF encryption key from RNG */
248f2b9807dSNicolas Le Bayon 	if (stm32_rng_read(mkey, RISAF_KEY_SIZE_IN_BYTES) != 0) {
249f2b9807dSNicolas Le Bayon 		panic();
250f2b9807dSNicolas Le Bayon 	}
251f2b9807dSNicolas Le Bayon 
252f2b9807dSNicolas Le Bayon 	if (stm32mp2_risaf_write_encryption_key(RISAF4_INST, mkey) != 0) {
253f2b9807dSNicolas Le Bayon 		panic();
254f2b9807dSNicolas Le Bayon 	}
255f2b9807dSNicolas Le Bayon }
256f2b9807dSNicolas Le Bayon 
257a846a235SYann Gautier /*******************************************************************************
258a846a235SYann Gautier  * This function can be used by the platforms to update/use image
259a846a235SYann Gautier  * information for given `image_id`.
260a846a235SYann Gautier  ******************************************************************************/
bl2_plat_handle_post_image_load(unsigned int image_id)261a846a235SYann Gautier int bl2_plat_handle_post_image_load(unsigned int image_id)
262a846a235SYann Gautier {
263a846a235SYann Gautier 	int err = 0;
26403020b66SYann Gautier 	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
2659a0cad39SYann Gautier 	bl_mem_params_node_t *pager_mem_params;
26603020b66SYann Gautier 	const struct dyn_cfg_dtb_info_t *config_info;
26703020b66SYann Gautier 	unsigned int i;
26803020b66SYann Gautier 	const unsigned int image_ids[] = {
26903020b66SYann Gautier 		BL31_IMAGE_ID,
27027dd11dbSMaxime Méré 		SOC_FW_CONFIG_ID,
2719a0cad39SYann Gautier 		BL32_IMAGE_ID,
2729a0cad39SYann Gautier 		BL33_IMAGE_ID,
2739a0cad39SYann Gautier 		HW_CONFIG_ID,
27403020b66SYann Gautier 	};
275a846a235SYann Gautier 
276a846a235SYann Gautier 	assert(bl_mem_params != NULL);
277a846a235SYann Gautier 
278a846a235SYann Gautier #if STM32MP_SDMMC || STM32MP_EMMC
279a846a235SYann Gautier 	/*
280a846a235SYann Gautier 	 * Invalidate remaining data read from MMC but not flushed by load_image_flush().
281a846a235SYann Gautier 	 * We take the worst case which is 2 MMC blocks.
282a846a235SYann Gautier 	 */
283a846a235SYann Gautier 	if ((image_id != FW_CONFIG_ID) &&
284a846a235SYann Gautier 	    ((bl_mem_params->image_info.h.attr & IMAGE_ATTRIB_SKIP_LOADING) == 0U)) {
285a846a235SYann Gautier 		inv_dcache_range(bl_mem_params->image_info.image_base +
286a846a235SYann Gautier 				 bl_mem_params->image_info.image_size,
287a846a235SYann Gautier 				 2U * MMC_BLOCK_SIZE);
288a846a235SYann Gautier 	}
289a846a235SYann Gautier #endif /* STM32MP_SDMMC || STM32MP_EMMC */
290a846a235SYann Gautier 
291a846a235SYann Gautier 	switch (image_id) {
292a846a235SYann Gautier 	case FW_CONFIG_ID:
293f2b9807dSNicolas Le Bayon 		if ((stm32mp_check_closed_device() == STM32MP_CHIP_SEC_CLOSED) ||
294f2b9807dSNicolas Le Bayon 		    stm32mp_is_auth_supported()) {
295f2b9807dSNicolas Le Bayon 			prepare_encryption();
296f2b9807dSNicolas Le Bayon 		}
297f2b9807dSNicolas Le Bayon 
298a846a235SYann Gautier 		/* Set global DTB info for fixed fw_config information */
299a846a235SYann Gautier 		set_config_info(STM32MP_FW_CONFIG_BASE, ~0UL, STM32MP_FW_CONFIG_MAX_SIZE,
300a846a235SYann Gautier 				FW_CONFIG_ID);
301a846a235SYann Gautier 		fconf_populate("FW_CONFIG", STM32MP_FW_CONFIG_BASE);
302a846a235SYann Gautier 
30303020b66SYann Gautier 		/* Iterate through all the fw config IDs */
30403020b66SYann Gautier 		for (i = 0U; i < ARRAY_SIZE(image_ids); i++) {
30503020b66SYann Gautier 			bl_mem_params = get_bl_mem_params_node(image_ids[i]);
30603020b66SYann Gautier 			assert(bl_mem_params != NULL);
30703020b66SYann Gautier 
30803020b66SYann Gautier 			config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, image_ids[i]);
30903020b66SYann Gautier 			if (config_info == NULL) {
31003020b66SYann Gautier 				continue;
31103020b66SYann Gautier 			}
31203020b66SYann Gautier 
31303020b66SYann Gautier 			bl_mem_params->image_info.image_base = config_info->config_addr;
31403020b66SYann Gautier 			bl_mem_params->image_info.image_max_size = config_info->config_max_size;
31503020b66SYann Gautier 
31603020b66SYann Gautier 			bl_mem_params->image_info.h.attr &= ~IMAGE_ATTRIB_SKIP_LOADING;
31703020b66SYann Gautier 
31803020b66SYann Gautier 			switch (image_ids[i]) {
31903020b66SYann Gautier 			case BL31_IMAGE_ID:
32003020b66SYann Gautier 				bl_mem_params->ep_info.pc = config_info->config_addr;
32103020b66SYann Gautier 				break;
3229a0cad39SYann Gautier 
3239a0cad39SYann Gautier 			case BL32_IMAGE_ID:
3249a0cad39SYann Gautier 				bl_mem_params->ep_info.pc = config_info->config_addr;
3259a0cad39SYann Gautier 
3269a0cad39SYann Gautier 				/* In case of OPTEE, initialize address space with tos_fw addr */
3279a0cad39SYann Gautier 				pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
3289a0cad39SYann Gautier 				if (pager_mem_params != NULL) {
3299a0cad39SYann Gautier 					pager_mem_params->image_info.image_base =
3309a0cad39SYann Gautier 						config_info->config_addr;
3319a0cad39SYann Gautier 					pager_mem_params->image_info.image_max_size =
3329a0cad39SYann Gautier 						config_info->config_max_size;
3339a0cad39SYann Gautier 				}
3349a0cad39SYann Gautier 				break;
3359a0cad39SYann Gautier 
3369a0cad39SYann Gautier 			case BL33_IMAGE_ID:
3379a0cad39SYann Gautier 				bl_mem_params->ep_info.pc = config_info->config_addr;
3389a0cad39SYann Gautier 				break;
3399a0cad39SYann Gautier 
3409a0cad39SYann Gautier 			case HW_CONFIG_ID:
34127dd11dbSMaxime Méré 			case SOC_FW_CONFIG_ID:
3429a0cad39SYann Gautier 				break;
3439a0cad39SYann Gautier 
34403020b66SYann Gautier 			default:
34503020b66SYann Gautier 				return -EINVAL;
34603020b66SYann Gautier 			}
34703020b66SYann Gautier 		}
34803020b66SYann Gautier 
34960d07584SYann Gautier 		/*
35060d07584SYann Gautier 		 * After this step, the BL2 device tree area will be overwritten
35160d07584SYann Gautier 		 * with BL31 binary, no other data should be read from BL2 DT.
35260d07584SYann Gautier 		 */
353a846a235SYann Gautier 
354a846a235SYann Gautier 		break;
355a846a235SYann Gautier 
3569a0cad39SYann Gautier 	case BL32_IMAGE_ID:
3579a0cad39SYann Gautier 		if ((bl_mem_params->image_info.image_base != 0UL) &&
3589a0cad39SYann Gautier 		    (optee_header_is_valid(bl_mem_params->image_info.image_base))) {
3599a0cad39SYann Gautier 			/* BL32 is OP-TEE header */
3609a0cad39SYann Gautier 			bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base;
3619a0cad39SYann Gautier 			pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
3629a0cad39SYann Gautier 			assert(pager_mem_params != NULL);
3639a0cad39SYann Gautier 
3649a0cad39SYann Gautier 			err = parse_optee_header(&bl_mem_params->ep_info,
3659a0cad39SYann Gautier 						 &pager_mem_params->image_info,
3669a0cad39SYann Gautier 						 NULL);
3679a0cad39SYann Gautier 			if (err != 0) {
3689a0cad39SYann Gautier 				ERROR("OPTEE header parse error.\n");
3699a0cad39SYann Gautier 				panic();
3709a0cad39SYann Gautier 			}
3719a0cad39SYann Gautier 
3729a0cad39SYann Gautier 			/* Set optee boot info from parsed header data */
3739a0cad39SYann Gautier 			bl_mem_params->ep_info.args.arg0 = 0U; /* Unused */
3749a0cad39SYann Gautier 			bl_mem_params->ep_info.args.arg1 = 0U; /* Unused */
3759a0cad39SYann Gautier 			bl_mem_params->ep_info.args.arg2 = 0U; /* No DT supported */
3769a0cad39SYann Gautier 		}
3779a0cad39SYann Gautier 		break;
3789a0cad39SYann Gautier 
3799a0cad39SYann Gautier 	case BL33_IMAGE_ID:
380c28c0ca2SYann Gautier #if PSA_FWU_SUPPORT
381c28c0ca2SYann Gautier 		stm32_fwu_set_boot_idx();
382c28c0ca2SYann Gautier #endif /* PSA_FWU_SUPPORT */
383c28c0ca2SYann Gautier 		break;
384c28c0ca2SYann Gautier 
385a846a235SYann Gautier 	default:
386a846a235SYann Gautier 		/* Do nothing in default case */
387a846a235SYann Gautier 		break;
388a846a235SYann Gautier 	}
389a846a235SYann Gautier 
390a846a235SYann Gautier 	return err;
391a846a235SYann Gautier }
392