1 /* 2 * Copyright (c) 2015-2022, ARM Limited and Contributors. All rights reserved. 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6 7 #ifndef STM32MP1_DEF_H 8 #define STM32MP1_DEF_H 9 10 #include <common/tbbr/tbbr_img_def.h> 11 #include <drivers/st/stm32mp1_rcc.h> 12 #include <dt-bindings/clock/stm32mp1-clks.h> 13 #include <dt-bindings/reset/stm32mp1-resets.h> 14 #include <lib/utils_def.h> 15 #include <lib/xlat_tables/xlat_tables_defs.h> 16 17 #ifndef __ASSEMBLER__ 18 #include <drivers/st/bsec.h> 19 #include <drivers/st/stm32mp1_clk.h> 20 21 #include <boot_api.h> 22 #include <stm32mp_auth.h> 23 #include <stm32mp_common.h> 24 #include <stm32mp_dt.h> 25 #include <stm32mp1_dbgmcu.h> 26 #include <stm32mp1_private.h> 27 #include <stm32mp1_shared_resources.h> 28 #endif 29 30 #if !STM32MP_USE_STM32IMAGE 31 #include "stm32mp1_fip_def.h" 32 #else /* STM32MP_USE_STM32IMAGE */ 33 #include "stm32mp1_stm32image_def.h" 34 #endif /* STM32MP_USE_STM32IMAGE */ 35 36 /******************************************************************************* 37 * CHIP ID 38 ******************************************************************************/ 39 #if STM32MP13 40 #define STM32MP1_CHIP_ID U(0x501) 41 42 #define STM32MP135C_PART_NB U(0x05010000) 43 #define STM32MP135A_PART_NB U(0x05010001) 44 #define STM32MP133C_PART_NB U(0x050100C0) 45 #define STM32MP133A_PART_NB U(0x050100C1) 46 #define STM32MP131C_PART_NB U(0x050106C8) 47 #define STM32MP131A_PART_NB U(0x050106C9) 48 #define STM32MP135F_PART_NB U(0x05010800) 49 #define STM32MP135D_PART_NB U(0x05010801) 50 #define STM32MP133F_PART_NB U(0x050108C0) 51 #define STM32MP133D_PART_NB U(0x050108C1) 52 #define STM32MP131F_PART_NB U(0x05010EC8) 53 #define STM32MP131D_PART_NB U(0x05010EC9) 54 #endif 55 #if STM32MP15 56 #define STM32MP1_CHIP_ID U(0x500) 57 58 #define STM32MP157C_PART_NB U(0x05000000) 59 #define STM32MP157A_PART_NB U(0x05000001) 60 #define STM32MP153C_PART_NB U(0x05000024) 61 #define STM32MP153A_PART_NB U(0x05000025) 62 #define STM32MP151C_PART_NB U(0x0500002E) 63 #define STM32MP151A_PART_NB U(0x0500002F) 64 #define STM32MP157F_PART_NB U(0x05000080) 65 #define STM32MP157D_PART_NB U(0x05000081) 66 #define STM32MP153F_PART_NB U(0x050000A4) 67 #define STM32MP153D_PART_NB U(0x050000A5) 68 #define STM32MP151F_PART_NB U(0x050000AE) 69 #define STM32MP151D_PART_NB U(0x050000AF) 70 #endif 71 72 #define STM32MP1_REV_B U(0x2000) 73 #if STM32MP13 74 #define STM32MP1_REV_Z U(0x1001) 75 #endif 76 #if STM32MP15 77 #define STM32MP1_REV_Z U(0x2001) 78 #endif 79 80 /******************************************************************************* 81 * PACKAGE ID 82 ******************************************************************************/ 83 #if STM32MP15 84 #define PKG_AA_LFBGA448 U(4) 85 #define PKG_AB_LFBGA354 U(3) 86 #define PKG_AC_TFBGA361 U(2) 87 #define PKG_AD_TFBGA257 U(1) 88 #endif 89 90 /******************************************************************************* 91 * STM32MP1 memory map related constants 92 ******************************************************************************/ 93 #define STM32MP_ROM_BASE U(0x00000000) 94 #define STM32MP_ROM_SIZE U(0x00020000) 95 #define STM32MP_ROM_SIZE_2MB_ALIGNED U(0x00200000) 96 97 #if STM32MP13 98 #define STM32MP_SYSRAM_BASE U(0x2FFE0000) 99 #define STM32MP_SYSRAM_SIZE U(0x00020000) 100 #define SRAM1_BASE U(0x30000000) 101 #define SRAM1_SIZE U(0x00004000) 102 #define SRAM2_BASE U(0x30004000) 103 #define SRAM2_SIZE U(0x00002000) 104 #define SRAM3_BASE U(0x30006000) 105 #define SRAM3_SIZE U(0x00002000) 106 #define SRAMS_BASE SRAM1_BASE 107 #define SRAMS_SIZE_2MB_ALIGNED U(0x00200000) 108 #endif /* STM32MP13 */ 109 #if STM32MP15 110 #define STM32MP_SYSRAM_BASE U(0x2FFC0000) 111 #define STM32MP_SYSRAM_SIZE U(0x00040000) 112 #endif /* STM32MP15 */ 113 114 #define STM32MP_NS_SYSRAM_SIZE PAGE_SIZE 115 #define STM32MP_NS_SYSRAM_BASE (STM32MP_SYSRAM_BASE + \ 116 STM32MP_SYSRAM_SIZE - \ 117 STM32MP_NS_SYSRAM_SIZE) 118 119 #define STM32MP_SCMI_NS_SHM_BASE STM32MP_NS_SYSRAM_BASE 120 #define STM32MP_SCMI_NS_SHM_SIZE STM32MP_NS_SYSRAM_SIZE 121 122 #define STM32MP_SEC_SYSRAM_BASE STM32MP_SYSRAM_BASE 123 #define STM32MP_SEC_SYSRAM_SIZE (STM32MP_SYSRAM_SIZE - \ 124 STM32MP_NS_SYSRAM_SIZE) 125 126 /* DDR configuration */ 127 #define STM32MP_DDR_BASE U(0xC0000000) 128 #define STM32MP_DDR_MAX_SIZE U(0x40000000) /* Max 1GB */ 129 130 /* DDR power initializations */ 131 #ifndef __ASSEMBLER__ 132 enum ddr_type { 133 STM32MP_DDR3, 134 STM32MP_LPDDR2, 135 STM32MP_LPDDR3 136 }; 137 #endif 138 139 /* Section used inside TF binaries */ 140 #if STM32MP13 141 /* 512 Octets reserved for header */ 142 #define STM32MP_HEADER_RESERVED_SIZE U(0x200) 143 144 #define STM32MP_BINARY_BASE STM32MP_SEC_SYSRAM_BASE 145 146 #define STM32MP_BINARY_SIZE STM32MP_SEC_SYSRAM_SIZE 147 #endif 148 #if STM32MP15 149 #define STM32MP_PARAM_LOAD_SIZE U(0x00002400) /* 9 KB for param */ 150 /* 256 Octets reserved for header */ 151 #define STM32MP_HEADER_SIZE U(0x00000100) 152 /* round_up(STM32MP_PARAM_LOAD_SIZE + STM32MP_HEADER_SIZE, PAGE_SIZE) */ 153 #define STM32MP_HEADER_RESERVED_SIZE U(0x3000) 154 155 #define STM32MP_BINARY_BASE (STM32MP_SEC_SYSRAM_BASE + \ 156 STM32MP_PARAM_LOAD_SIZE + \ 157 STM32MP_HEADER_SIZE) 158 159 #define STM32MP_BINARY_SIZE (STM32MP_SEC_SYSRAM_SIZE - \ 160 (STM32MP_PARAM_LOAD_SIZE + \ 161 STM32MP_HEADER_SIZE)) 162 #endif 163 164 /* BL2 and BL32/sp_min require finer granularity tables */ 165 #if defined(IMAGE_BL2) 166 #define MAX_XLAT_TABLES U(2) /* 8 KB for mapping */ 167 #endif 168 169 #if defined(IMAGE_BL32) 170 #define MAX_XLAT_TABLES U(4) /* 16 KB for mapping */ 171 #endif 172 173 /* 174 * MAX_MMAP_REGIONS is usually: 175 * BL stm32mp1_mmap size + mmap regions in *_plat_arch_setup 176 */ 177 #if defined(IMAGE_BL2) 178 #if STM32MP_USB_PROGRAMMER 179 #define MAX_MMAP_REGIONS 8 180 #else 181 #define MAX_MMAP_REGIONS 7 182 #endif 183 #endif 184 185 #define STM32MP_BL33_BASE (STM32MP_DDR_BASE + U(0x100000)) 186 #define STM32MP_BL33_MAX_SIZE U(0x400000) 187 188 /* Define maximum page size for NAND devices */ 189 #define PLATFORM_MTD_MAX_PAGE_SIZE U(0x1000) 190 191 /******************************************************************************* 192 * STM32MP1 device/io map related constants (used for MMU) 193 ******************************************************************************/ 194 #define STM32MP1_DEVICE1_BASE U(0x40000000) 195 #define STM32MP1_DEVICE1_SIZE U(0x40000000) 196 197 #define STM32MP1_DEVICE2_BASE U(0x80000000) 198 #define STM32MP1_DEVICE2_SIZE U(0x40000000) 199 200 /******************************************************************************* 201 * STM32MP1 RCC 202 ******************************************************************************/ 203 #define RCC_BASE U(0x50000000) 204 205 /******************************************************************************* 206 * STM32MP1 PWR 207 ******************************************************************************/ 208 #define PWR_BASE U(0x50001000) 209 210 /******************************************************************************* 211 * STM32MP1 GPIO 212 ******************************************************************************/ 213 #define GPIOA_BASE U(0x50002000) 214 #define GPIOB_BASE U(0x50003000) 215 #define GPIOC_BASE U(0x50004000) 216 #define GPIOD_BASE U(0x50005000) 217 #define GPIOE_BASE U(0x50006000) 218 #define GPIOF_BASE U(0x50007000) 219 #define GPIOG_BASE U(0x50008000) 220 #define GPIOH_BASE U(0x50009000) 221 #define GPIOI_BASE U(0x5000A000) 222 #if STM32MP15 223 #define GPIOJ_BASE U(0x5000B000) 224 #define GPIOK_BASE U(0x5000C000) 225 #define GPIOZ_BASE U(0x54004000) 226 #endif 227 #define GPIO_BANK_OFFSET U(0x1000) 228 229 /* Bank IDs used in GPIO driver API */ 230 #define GPIO_BANK_A U(0) 231 #define GPIO_BANK_B U(1) 232 #define GPIO_BANK_C U(2) 233 #define GPIO_BANK_D U(3) 234 #define GPIO_BANK_E U(4) 235 #define GPIO_BANK_F U(5) 236 #define GPIO_BANK_G U(6) 237 #define GPIO_BANK_H U(7) 238 #define GPIO_BANK_I U(8) 239 #if STM32MP15 240 #define GPIO_BANK_J U(9) 241 #define GPIO_BANK_K U(10) 242 #define GPIO_BANK_Z U(25) 243 244 #define STM32MP_GPIOZ_PIN_MAX_COUNT 8 245 #endif 246 247 /******************************************************************************* 248 * STM32MP1 UART 249 ******************************************************************************/ 250 #define USART1_BASE U(0x5C000000) 251 #define USART2_BASE U(0x4000E000) 252 #define USART3_BASE U(0x4000F000) 253 #define UART4_BASE U(0x40010000) 254 #define UART5_BASE U(0x40011000) 255 #define USART6_BASE U(0x44003000) 256 #define UART7_BASE U(0x40018000) 257 #define UART8_BASE U(0x40019000) 258 259 /* For UART crash console */ 260 #define STM32MP_DEBUG_USART_BASE UART4_BASE 261 /* UART4 on HSI@64MHz, TX on GPIOG11 Alternate 6 */ 262 #define STM32MP_DEBUG_USART_CLK_FRQ 64000000 263 #define DEBUG_UART_TX_GPIO_BANK_ADDRESS GPIOG_BASE 264 #define DEBUG_UART_TX_GPIO_BANK_CLK_REG RCC_MP_AHB4ENSETR 265 #define DEBUG_UART_TX_GPIO_BANK_CLK_EN RCC_MP_AHB4ENSETR_GPIOGEN 266 #define DEBUG_UART_TX_GPIO_PORT 11 267 #define DEBUG_UART_TX_GPIO_ALTERNATE 6 268 #define DEBUG_UART_TX_CLKSRC_REG RCC_UART24CKSELR 269 #define DEBUG_UART_TX_CLKSRC RCC_UART24CKSELR_HSI 270 #define DEBUG_UART_TX_EN_REG RCC_MP_APB1ENSETR 271 #define DEBUG_UART_TX_EN RCC_MP_APB1ENSETR_UART4EN 272 #define DEBUG_UART_RST_REG RCC_APB1RSTSETR 273 #define DEBUG_UART_RST_BIT RCC_APB1RSTSETR_UART4RST 274 275 /******************************************************************************* 276 * STM32MP1 ETZPC 277 ******************************************************************************/ 278 #define STM32MP1_ETZPC_BASE U(0x5C007000) 279 280 /* ETZPC TZMA IDs */ 281 #define STM32MP1_ETZPC_TZMA_ROM U(0) 282 #define STM32MP1_ETZPC_TZMA_SYSRAM U(1) 283 284 #define STM32MP1_ETZPC_TZMA_ALL_SECURE GENMASK_32(9, 0) 285 286 /* ETZPC DECPROT IDs */ 287 #define STM32MP1_ETZPC_STGENC_ID 0 288 #define STM32MP1_ETZPC_BKPSRAM_ID 1 289 #define STM32MP1_ETZPC_IWDG1_ID 2 290 #define STM32MP1_ETZPC_USART1_ID 3 291 #define STM32MP1_ETZPC_SPI6_ID 4 292 #define STM32MP1_ETZPC_I2C4_ID 5 293 #define STM32MP1_ETZPC_RNG1_ID 7 294 #define STM32MP1_ETZPC_HASH1_ID 8 295 #define STM32MP1_ETZPC_CRYP1_ID 9 296 #define STM32MP1_ETZPC_DDRCTRL_ID 10 297 #define STM32MP1_ETZPC_DDRPHYC_ID 11 298 #define STM32MP1_ETZPC_I2C6_ID 12 299 #define STM32MP1_ETZPC_SEC_ID_LIMIT 13 300 301 #define STM32MP1_ETZPC_TIM2_ID 16 302 #define STM32MP1_ETZPC_TIM3_ID 17 303 #define STM32MP1_ETZPC_TIM4_ID 18 304 #define STM32MP1_ETZPC_TIM5_ID 19 305 #define STM32MP1_ETZPC_TIM6_ID 20 306 #define STM32MP1_ETZPC_TIM7_ID 21 307 #define STM32MP1_ETZPC_TIM12_ID 22 308 #define STM32MP1_ETZPC_TIM13_ID 23 309 #define STM32MP1_ETZPC_TIM14_ID 24 310 #define STM32MP1_ETZPC_LPTIM1_ID 25 311 #define STM32MP1_ETZPC_WWDG1_ID 26 312 #define STM32MP1_ETZPC_SPI2_ID 27 313 #define STM32MP1_ETZPC_SPI3_ID 28 314 #define STM32MP1_ETZPC_SPDIFRX_ID 29 315 #define STM32MP1_ETZPC_USART2_ID 30 316 #define STM32MP1_ETZPC_USART3_ID 31 317 #define STM32MP1_ETZPC_UART4_ID 32 318 #define STM32MP1_ETZPC_UART5_ID 33 319 #define STM32MP1_ETZPC_I2C1_ID 34 320 #define STM32MP1_ETZPC_I2C2_ID 35 321 #define STM32MP1_ETZPC_I2C3_ID 36 322 #define STM32MP1_ETZPC_I2C5_ID 37 323 #define STM32MP1_ETZPC_CEC_ID 38 324 #define STM32MP1_ETZPC_DAC_ID 39 325 #define STM32MP1_ETZPC_UART7_ID 40 326 #define STM32MP1_ETZPC_UART8_ID 41 327 #define STM32MP1_ETZPC_MDIOS_ID 44 328 #define STM32MP1_ETZPC_TIM1_ID 48 329 #define STM32MP1_ETZPC_TIM8_ID 49 330 #define STM32MP1_ETZPC_USART6_ID 51 331 #define STM32MP1_ETZPC_SPI1_ID 52 332 #define STM32MP1_ETZPC_SPI4_ID 53 333 #define STM32MP1_ETZPC_TIM15_ID 54 334 #define STM32MP1_ETZPC_TIM16_ID 55 335 #define STM32MP1_ETZPC_TIM17_ID 56 336 #define STM32MP1_ETZPC_SPI5_ID 57 337 #define STM32MP1_ETZPC_SAI1_ID 58 338 #define STM32MP1_ETZPC_SAI2_ID 59 339 #define STM32MP1_ETZPC_SAI3_ID 60 340 #define STM32MP1_ETZPC_DFSDM_ID 61 341 #define STM32MP1_ETZPC_TT_FDCAN_ID 62 342 #define STM32MP1_ETZPC_LPTIM2_ID 64 343 #define STM32MP1_ETZPC_LPTIM3_ID 65 344 #define STM32MP1_ETZPC_LPTIM4_ID 66 345 #define STM32MP1_ETZPC_LPTIM5_ID 67 346 #define STM32MP1_ETZPC_SAI4_ID 68 347 #define STM32MP1_ETZPC_VREFBUF_ID 69 348 #define STM32MP1_ETZPC_DCMI_ID 70 349 #define STM32MP1_ETZPC_CRC2_ID 71 350 #define STM32MP1_ETZPC_ADC_ID 72 351 #define STM32MP1_ETZPC_HASH2_ID 73 352 #define STM32MP1_ETZPC_RNG2_ID 74 353 #define STM32MP1_ETZPC_CRYP2_ID 75 354 #define STM32MP1_ETZPC_SRAM1_ID 80 355 #define STM32MP1_ETZPC_SRAM2_ID 81 356 #define STM32MP1_ETZPC_SRAM3_ID 82 357 #define STM32MP1_ETZPC_SRAM4_ID 83 358 #define STM32MP1_ETZPC_RETRAM_ID 84 359 #define STM32MP1_ETZPC_OTG_ID 85 360 #define STM32MP1_ETZPC_SDMMC3_ID 86 361 #define STM32MP1_ETZPC_DLYBSD3_ID 87 362 #define STM32MP1_ETZPC_DMA1_ID 88 363 #define STM32MP1_ETZPC_DMA2_ID 89 364 #define STM32MP1_ETZPC_DMAMUX_ID 90 365 #define STM32MP1_ETZPC_FMC_ID 91 366 #define STM32MP1_ETZPC_QSPI_ID 92 367 #define STM32MP1_ETZPC_DLYBQ_ID 93 368 #define STM32MP1_ETZPC_ETH_ID 94 369 #define STM32MP1_ETZPC_RSV_ID 95 370 371 #define STM32MP_ETZPC_MAX_ID 96 372 373 /******************************************************************************* 374 * STM32MP1 TZC (TZ400) 375 ******************************************************************************/ 376 #define STM32MP1_TZC_BASE U(0x5C006000) 377 378 #if STM32MP13 379 #define STM32MP1_FILTER_BIT_ALL TZC_400_REGION_ATTR_FILTER_BIT(0) 380 #endif 381 #if STM32MP15 382 #define STM32MP1_FILTER_BIT_ALL (TZC_400_REGION_ATTR_FILTER_BIT(0) | \ 383 TZC_400_REGION_ATTR_FILTER_BIT(1)) 384 #endif 385 386 /******************************************************************************* 387 * STM32MP1 SDMMC 388 ******************************************************************************/ 389 #define STM32MP_SDMMC1_BASE U(0x58005000) 390 #define STM32MP_SDMMC2_BASE U(0x58007000) 391 #define STM32MP_SDMMC3_BASE U(0x48004000) 392 393 #define STM32MP_MMC_INIT_FREQ U(400000) /*400 KHz*/ 394 #define STM32MP_SD_NORMAL_SPEED_MAX_FREQ U(25000000) /*25 MHz*/ 395 #define STM32MP_SD_HIGH_SPEED_MAX_FREQ U(50000000) /*50 MHz*/ 396 #define STM32MP_EMMC_NORMAL_SPEED_MAX_FREQ U(26000000) /*26 MHz*/ 397 #define STM32MP_EMMC_HIGH_SPEED_MAX_FREQ U(52000000) /*52 MHz*/ 398 399 /******************************************************************************* 400 * STM32MP1 BSEC / OTP 401 ******************************************************************************/ 402 #define STM32MP1_OTP_MAX_ID 0x5FU 403 #define STM32MP1_UPPER_OTP_START 0x20U 404 405 #define OTP_MAX_SIZE (STM32MP1_OTP_MAX_ID + 1U) 406 407 /* OTP labels */ 408 #define CFG0_OTP "cfg0_otp" 409 #define PART_NUMBER_OTP "part_number_otp" 410 #if STM32MP15 411 #define PACKAGE_OTP "package_otp" 412 #endif 413 #define HW2_OTP "hw2_otp" 414 #define NAND_OTP "nand_otp" 415 #define MONOTONIC_OTP "monotonic_otp" 416 #define UID_OTP "uid_otp" 417 #define BOARD_ID_OTP "board_id" 418 419 /* OTP mask */ 420 /* CFG0 */ 421 #define CFG0_CLOSED_DEVICE BIT(6) 422 423 /* PART NUMBER */ 424 #if STM32MP13 425 #define PART_NUMBER_OTP_PART_MASK GENMASK_32(11, 0) 426 #endif 427 #if STM32MP15 428 #define PART_NUMBER_OTP_PART_MASK GENMASK_32(7, 0) 429 #endif 430 #define PART_NUMBER_OTP_PART_SHIFT 0 431 432 /* PACKAGE */ 433 #if STM32MP15 434 #define PACKAGE_OTP_PKG_MASK GENMASK_32(29, 27) 435 #define PACKAGE_OTP_PKG_SHIFT 27 436 #endif 437 438 /* IWDG OTP */ 439 #define HW2_OTP_IWDG_HW_POS U(3) 440 #define HW2_OTP_IWDG_FZ_STOP_POS U(5) 441 #define HW2_OTP_IWDG_FZ_STANDBY_POS U(7) 442 443 /* HW2 OTP */ 444 #define HW2_OTP_PRODUCT_BELOW_2V5 BIT(13) 445 446 /* NAND OTP */ 447 /* NAND parameter storage flag */ 448 #define NAND_PARAM_STORED_IN_OTP BIT(31) 449 450 /* NAND page size in bytes */ 451 #define NAND_PAGE_SIZE_MASK GENMASK_32(30, 29) 452 #define NAND_PAGE_SIZE_SHIFT 29 453 #define NAND_PAGE_SIZE_2K U(0) 454 #define NAND_PAGE_SIZE_4K U(1) 455 #define NAND_PAGE_SIZE_8K U(2) 456 457 /* NAND block size in pages */ 458 #define NAND_BLOCK_SIZE_MASK GENMASK_32(28, 27) 459 #define NAND_BLOCK_SIZE_SHIFT 27 460 #define NAND_BLOCK_SIZE_64_PAGES U(0) 461 #define NAND_BLOCK_SIZE_128_PAGES U(1) 462 #define NAND_BLOCK_SIZE_256_PAGES U(2) 463 464 /* NAND number of block (in unit of 256 blocs) */ 465 #define NAND_BLOCK_NB_MASK GENMASK_32(26, 19) 466 #define NAND_BLOCK_NB_SHIFT 19 467 #define NAND_BLOCK_NB_UNIT U(256) 468 469 /* NAND bus width in bits */ 470 #define NAND_WIDTH_MASK BIT(18) 471 #define NAND_WIDTH_SHIFT 18 472 473 /* NAND number of ECC bits per 512 bytes */ 474 #define NAND_ECC_BIT_NB_MASK GENMASK_32(17, 15) 475 #define NAND_ECC_BIT_NB_SHIFT 15 476 #define NAND_ECC_BIT_NB_UNSET U(0) 477 #define NAND_ECC_BIT_NB_1_BITS U(1) 478 #define NAND_ECC_BIT_NB_4_BITS U(2) 479 #define NAND_ECC_BIT_NB_8_BITS U(3) 480 #define NAND_ECC_ON_DIE U(4) 481 482 /* NAND number of planes */ 483 #define NAND_PLANE_BIT_NB_MASK BIT(14) 484 485 /* MONOTONIC OTP */ 486 #define MAX_MONOTONIC_VALUE 32 487 488 /* UID OTP */ 489 #define UID_WORD_NB U(3) 490 491 /******************************************************************************* 492 * STM32MP1 TAMP 493 ******************************************************************************/ 494 #define TAMP_BASE U(0x5C00A000) 495 #define TAMP_BKP_REGISTER_BASE (TAMP_BASE + U(0x100)) 496 497 #if !(defined(__LINKER__) || defined(__ASSEMBLER__)) 498 static inline uintptr_t tamp_bkpr(uint32_t idx) 499 { 500 return TAMP_BKP_REGISTER_BASE + (idx << 2); 501 } 502 #endif 503 504 /******************************************************************************* 505 * STM32MP1 USB 506 ******************************************************************************/ 507 #define USB_OTG_BASE U(0x49000000) 508 509 /******************************************************************************* 510 * STM32MP1 DDRCTRL 511 ******************************************************************************/ 512 #define DDRCTRL_BASE U(0x5A003000) 513 514 /******************************************************************************* 515 * STM32MP1 DDRPHYC 516 ******************************************************************************/ 517 #define DDRPHYC_BASE U(0x5A004000) 518 519 /******************************************************************************* 520 * STM32MP1 IWDG 521 ******************************************************************************/ 522 #define IWDG_MAX_INSTANCE U(2) 523 #define IWDG1_INST U(0) 524 #define IWDG2_INST U(1) 525 526 #define IWDG1_BASE U(0x5C003000) 527 #define IWDG2_BASE U(0x5A002000) 528 529 /******************************************************************************* 530 * Miscellaneous STM32MP1 peripherals base address 531 ******************************************************************************/ 532 #define BSEC_BASE U(0x5C005000) 533 #if STM32MP13 534 #define CRYP_BASE U(0x54002000) 535 #endif 536 #if STM32MP15 537 #define CRYP1_BASE U(0x54001000) 538 #endif 539 #define DBGMCU_BASE U(0x50081000) 540 #if STM32MP13 541 #define HASH_BASE U(0x54003000) 542 #endif 543 #if STM32MP15 544 #define HASH1_BASE U(0x54002000) 545 #endif 546 #if STM32MP13 547 #define I2C3_BASE U(0x4C004000) 548 #define I2C4_BASE U(0x4C005000) 549 #define I2C5_BASE U(0x4C006000) 550 #endif 551 #if STM32MP15 552 #define I2C4_BASE U(0x5C002000) 553 #define I2C6_BASE U(0x5c009000) 554 #endif 555 #if STM32MP13 556 #define RNG_BASE U(0x54004000) 557 #endif 558 #if STM32MP15 559 #define RNG1_BASE U(0x54003000) 560 #endif 561 #define RTC_BASE U(0x5c004000) 562 #if STM32MP13 563 #define SPI4_BASE U(0x4C002000) 564 #define SPI5_BASE U(0x4C003000) 565 #endif 566 #if STM32MP15 567 #define SPI6_BASE U(0x5c001000) 568 #endif 569 #define STGEN_BASE U(0x5c008000) 570 #define SYSCFG_BASE U(0x50020000) 571 572 /******************************************************************************* 573 * STM32MP13 SAES 574 ******************************************************************************/ 575 #define SAES_BASE U(0x54005000) 576 577 /******************************************************************************* 578 * STM32MP13 PKA 579 ******************************************************************************/ 580 #define PKA_BASE U(0x54006000) 581 582 /******************************************************************************* 583 * REGULATORS 584 ******************************************************************************/ 585 /* 3 PWR + 1 VREFBUF + 14 PMIC regulators + 1 FIXED */ 586 #define PLAT_NB_RDEVS U(19) 587 /* 2 FIXED */ 588 #define PLAT_NB_FIXED_REGS U(2) 589 590 /******************************************************************************* 591 * Device Tree defines 592 ******************************************************************************/ 593 #define DT_BSEC_COMPAT "st,stm32mp15-bsec" 594 #define DT_DDR_COMPAT "st,stm32mp1-ddr" 595 #define DT_IWDG_COMPAT "st,stm32mp1-iwdg" 596 #define DT_NVMEM_LAYOUT_COMPAT "st,stm32-nvmem-layout" 597 #define DT_PWR_COMPAT "st,stm32mp1,pwr-reg" 598 #define DT_RCC_CLK_COMPAT "st,stm32mp1-rcc" 599 #define DT_RCC_SEC_CLK_COMPAT "st,stm32mp1-rcc-secure" 600 601 #endif /* STM32MP1_DEF_H */ 602