xref: /rk3399_ARM-atf/plat/st/stm32mp1/stm32mp1_def.h (revision 351f9cd8897fd3ea52db2421721a152494b16328)
1 /*
2  * Copyright (c) 2015-2022, ARM Limited and Contributors. All rights reserved.
3  *
4  * SPDX-License-Identifier: BSD-3-Clause
5  */
6 
7 #ifndef STM32MP1_DEF_H
8 #define STM32MP1_DEF_H
9 
10 #include <common/tbbr/tbbr_img_def.h>
11 #include <drivers/st/stm32mp1_rcc.h>
12 #include <dt-bindings/clock/stm32mp1-clks.h>
13 #include <dt-bindings/reset/stm32mp1-resets.h>
14 #include <lib/utils_def.h>
15 #include <lib/xlat_tables/xlat_tables_defs.h>
16 
17 #ifndef __ASSEMBLER__
18 #include <drivers/st/bsec.h>
19 #include <drivers/st/stm32mp1_clk.h>
20 
21 #include <boot_api.h>
22 #include <stm32mp_auth.h>
23 #include <stm32mp_common.h>
24 #include <stm32mp_dt.h>
25 #include <stm32mp1_dbgmcu.h>
26 #include <stm32mp1_private.h>
27 #include <stm32mp1_shared_resources.h>
28 #endif
29 
30 #if !STM32MP_USE_STM32IMAGE
31 #include "stm32mp1_fip_def.h"
32 #else /* STM32MP_USE_STM32IMAGE */
33 #include "stm32mp1_stm32image_def.h"
34 #endif /* STM32MP_USE_STM32IMAGE */
35 
36 /*******************************************************************************
37  * CHIP ID
38  ******************************************************************************/
39 #if STM32MP13
40 #define STM32MP1_CHIP_ID	U(0x501)
41 
42 #define STM32MP135C_PART_NB	U(0x05010000)
43 #define STM32MP135A_PART_NB	U(0x05010001)
44 #define STM32MP133C_PART_NB	U(0x050100C0)
45 #define STM32MP133A_PART_NB	U(0x050100C1)
46 #define STM32MP131C_PART_NB	U(0x050106C8)
47 #define STM32MP131A_PART_NB	U(0x050106C9)
48 #define STM32MP135F_PART_NB	U(0x05010800)
49 #define STM32MP135D_PART_NB	U(0x05010801)
50 #define STM32MP133F_PART_NB	U(0x050108C0)
51 #define STM32MP133D_PART_NB	U(0x050108C1)
52 #define STM32MP131F_PART_NB	U(0x05010EC8)
53 #define STM32MP131D_PART_NB	U(0x05010EC9)
54 #endif
55 #if STM32MP15
56 #define STM32MP1_CHIP_ID	U(0x500)
57 
58 #define STM32MP157C_PART_NB	U(0x05000000)
59 #define STM32MP157A_PART_NB	U(0x05000001)
60 #define STM32MP153C_PART_NB	U(0x05000024)
61 #define STM32MP153A_PART_NB	U(0x05000025)
62 #define STM32MP151C_PART_NB	U(0x0500002E)
63 #define STM32MP151A_PART_NB	U(0x0500002F)
64 #define STM32MP157F_PART_NB	U(0x05000080)
65 #define STM32MP157D_PART_NB	U(0x05000081)
66 #define STM32MP153F_PART_NB	U(0x050000A4)
67 #define STM32MP153D_PART_NB	U(0x050000A5)
68 #define STM32MP151F_PART_NB	U(0x050000AE)
69 #define STM32MP151D_PART_NB	U(0x050000AF)
70 #endif
71 
72 #define STM32MP1_REV_B		U(0x2000)
73 #if STM32MP13
74 #define STM32MP1_REV_Y		U(0x1003)
75 #define STM32MP1_REV_Z		U(0x1001)
76 #endif
77 #if STM32MP15
78 #define STM32MP1_REV_Z		U(0x2001)
79 #endif
80 
81 /*******************************************************************************
82  * PACKAGE ID
83  ******************************************************************************/
84 #if STM32MP15
85 #define PKG_AA_LFBGA448		U(4)
86 #define PKG_AB_LFBGA354		U(3)
87 #define PKG_AC_TFBGA361		U(2)
88 #define PKG_AD_TFBGA257		U(1)
89 #endif
90 
91 /*******************************************************************************
92  * STM32MP1 memory map related constants
93  ******************************************************************************/
94 #define STM32MP_ROM_BASE		U(0x00000000)
95 #define STM32MP_ROM_SIZE		U(0x00020000)
96 #define STM32MP_ROM_SIZE_2MB_ALIGNED	U(0x00200000)
97 
98 #if STM32MP13
99 #define STM32MP_SYSRAM_BASE		U(0x2FFE0000)
100 #define STM32MP_SYSRAM_SIZE		U(0x00020000)
101 #define SRAM1_BASE			U(0x30000000)
102 #define SRAM1_SIZE			U(0x00004000)
103 #define SRAM2_BASE			U(0x30004000)
104 #define SRAM2_SIZE			U(0x00002000)
105 #define SRAM3_BASE			U(0x30006000)
106 #define SRAM3_SIZE			U(0x00002000)
107 #define SRAMS_BASE			SRAM1_BASE
108 #define SRAMS_SIZE_2MB_ALIGNED		U(0x00200000)
109 #endif /* STM32MP13 */
110 #if STM32MP15
111 #define STM32MP_SYSRAM_BASE		U(0x2FFC0000)
112 #define STM32MP_SYSRAM_SIZE		U(0x00040000)
113 #endif /* STM32MP15 */
114 
115 #define STM32MP_NS_SYSRAM_SIZE		PAGE_SIZE
116 #define STM32MP_NS_SYSRAM_BASE		(STM32MP_SYSRAM_BASE + \
117 					 STM32MP_SYSRAM_SIZE - \
118 					 STM32MP_NS_SYSRAM_SIZE)
119 
120 #define STM32MP_SCMI_NS_SHM_BASE	STM32MP_NS_SYSRAM_BASE
121 #define STM32MP_SCMI_NS_SHM_SIZE	STM32MP_NS_SYSRAM_SIZE
122 
123 #define STM32MP_SEC_SYSRAM_BASE		STM32MP_SYSRAM_BASE
124 #define STM32MP_SEC_SYSRAM_SIZE		(STM32MP_SYSRAM_SIZE - \
125 					 STM32MP_NS_SYSRAM_SIZE)
126 
127 /* DDR configuration */
128 #define STM32MP_DDR_BASE		U(0xC0000000)
129 #define STM32MP_DDR_MAX_SIZE		U(0x40000000)	/* Max 1GB */
130 
131 /* DDR power initializations */
132 #ifndef __ASSEMBLER__
133 enum ddr_type {
134 	STM32MP_DDR3,
135 	STM32MP_LPDDR2,
136 	STM32MP_LPDDR3
137 };
138 #endif
139 
140 /* Section used inside TF binaries */
141 #if STM32MP13
142 /* 512 Octets reserved for header */
143 #define STM32MP_HEADER_RESERVED_SIZE	U(0x200)
144 
145 #define STM32MP_BINARY_BASE		STM32MP_SEC_SYSRAM_BASE
146 
147 #define STM32MP_BINARY_SIZE		STM32MP_SEC_SYSRAM_SIZE
148 #endif
149 #if STM32MP15
150 #define STM32MP_PARAM_LOAD_SIZE		U(0x00002400)	/* 9 KB for param */
151 /* 256 Octets reserved for header */
152 #define STM32MP_HEADER_SIZE		U(0x00000100)
153 /* round_up(STM32MP_PARAM_LOAD_SIZE + STM32MP_HEADER_SIZE, PAGE_SIZE) */
154 #define STM32MP_HEADER_RESERVED_SIZE	U(0x3000)
155 
156 #define STM32MP_BINARY_BASE		(STM32MP_SEC_SYSRAM_BASE +	\
157 					 STM32MP_PARAM_LOAD_SIZE +	\
158 					 STM32MP_HEADER_SIZE)
159 
160 #define STM32MP_BINARY_SIZE		(STM32MP_SEC_SYSRAM_SIZE -	\
161 					 (STM32MP_PARAM_LOAD_SIZE +	\
162 					  STM32MP_HEADER_SIZE))
163 #endif
164 
165 /* BL2 and BL32/sp_min require finer granularity tables */
166 #if defined(IMAGE_BL2)
167 #define MAX_XLAT_TABLES			U(2) /* 8 KB for mapping */
168 #endif
169 
170 #if defined(IMAGE_BL32)
171 #define MAX_XLAT_TABLES			U(4) /* 16 KB for mapping */
172 #endif
173 
174 /*
175  * MAX_MMAP_REGIONS is usually:
176  * BL stm32mp1_mmap size + mmap regions in *_plat_arch_setup
177  */
178 #if defined(IMAGE_BL2)
179  #if STM32MP_USB_PROGRAMMER
180   #define MAX_MMAP_REGIONS		8
181  #else
182   #define MAX_MMAP_REGIONS		7
183  #endif
184 #endif
185 
186 #if STM32MP13
187 #define STM32MP_BL33_BASE		STM32MP_DDR_BASE
188 #endif
189 #if STM32MP15
190 #define STM32MP_BL33_BASE		(STM32MP_DDR_BASE + U(0x100000))
191 #endif
192 #define STM32MP_BL33_MAX_SIZE		U(0x400000)
193 
194 /* Define maximum page size for NAND devices */
195 #define PLATFORM_MTD_MAX_PAGE_SIZE	U(0x1000)
196 
197 /*******************************************************************************
198  * STM32MP1 device/io map related constants (used for MMU)
199  ******************************************************************************/
200 #define STM32MP1_DEVICE1_BASE		U(0x40000000)
201 #define STM32MP1_DEVICE1_SIZE		U(0x40000000)
202 
203 #define STM32MP1_DEVICE2_BASE		U(0x80000000)
204 #define STM32MP1_DEVICE2_SIZE		U(0x40000000)
205 
206 /*******************************************************************************
207  * STM32MP1 RCC
208  ******************************************************************************/
209 #define RCC_BASE			U(0x50000000)
210 
211 /*******************************************************************************
212  * STM32MP1 PWR
213  ******************************************************************************/
214 #define PWR_BASE			U(0x50001000)
215 
216 /*******************************************************************************
217  * STM32MP1 GPIO
218  ******************************************************************************/
219 #define GPIOA_BASE			U(0x50002000)
220 #define GPIOB_BASE			U(0x50003000)
221 #define GPIOC_BASE			U(0x50004000)
222 #define GPIOD_BASE			U(0x50005000)
223 #define GPIOE_BASE			U(0x50006000)
224 #define GPIOF_BASE			U(0x50007000)
225 #define GPIOG_BASE			U(0x50008000)
226 #define GPIOH_BASE			U(0x50009000)
227 #define GPIOI_BASE			U(0x5000A000)
228 #if STM32MP15
229 #define GPIOJ_BASE			U(0x5000B000)
230 #define GPIOK_BASE			U(0x5000C000)
231 #define GPIOZ_BASE			U(0x54004000)
232 #endif
233 #define GPIO_BANK_OFFSET		U(0x1000)
234 
235 /* Bank IDs used in GPIO driver API */
236 #define GPIO_BANK_A			U(0)
237 #define GPIO_BANK_B			U(1)
238 #define GPIO_BANK_C			U(2)
239 #define GPIO_BANK_D			U(3)
240 #define GPIO_BANK_E			U(4)
241 #define GPIO_BANK_F			U(5)
242 #define GPIO_BANK_G			U(6)
243 #define GPIO_BANK_H			U(7)
244 #define GPIO_BANK_I			U(8)
245 #if STM32MP15
246 #define GPIO_BANK_J			U(9)
247 #define GPIO_BANK_K			U(10)
248 #define GPIO_BANK_Z			U(25)
249 
250 #define STM32MP_GPIOZ_PIN_MAX_COUNT	8
251 #endif
252 
253 /*******************************************************************************
254  * STM32MP1 UART
255  ******************************************************************************/
256 #if STM32MP13
257 #define USART1_BASE			U(0x4C000000)
258 #define USART2_BASE			U(0x4C001000)
259 #endif
260 #if STM32MP15
261 #define USART1_BASE			U(0x5C000000)
262 #define USART2_BASE			U(0x4000E000)
263 #endif
264 #define USART3_BASE			U(0x4000F000)
265 #define UART4_BASE			U(0x40010000)
266 #define UART5_BASE			U(0x40011000)
267 #define USART6_BASE			U(0x44003000)
268 #define UART7_BASE			U(0x40018000)
269 #define UART8_BASE			U(0x40019000)
270 
271 /* For UART crash console */
272 #define STM32MP_DEBUG_USART_BASE	UART4_BASE
273 #if STM32MP13
274 /* UART4 on HSI@64MHz, TX on GPIOF12 Alternate 8 (Disco board) */
275 #define STM32MP_DEBUG_USART_CLK_FRQ	64000000
276 #define DEBUG_UART_TX_GPIO_BANK_ADDRESS	GPIOD_BASE
277 #define DEBUG_UART_TX_GPIO_BANK_CLK_REG	RCC_MP_S_AHB4ENSETR
278 #define DEBUG_UART_TX_GPIO_BANK_CLK_EN	RCC_MP_S_AHB4ENSETR_GPIODEN
279 #define DEBUG_UART_TX_GPIO_PORT		6
280 #define DEBUG_UART_TX_GPIO_ALTERNATE	8
281 #define DEBUG_UART_TX_CLKSRC_REG	RCC_UART4CKSELR
282 #define DEBUG_UART_TX_CLKSRC		RCC_UART4CKSELR_HSI
283 #endif /* STM32MP13 */
284 #if STM32MP15
285 /* UART4 on HSI@64MHz, TX on GPIOG11 Alternate 6 */
286 #define STM32MP_DEBUG_USART_CLK_FRQ	64000000
287 #define DEBUG_UART_TX_GPIO_BANK_ADDRESS	GPIOG_BASE
288 #define DEBUG_UART_TX_GPIO_BANK_CLK_REG	RCC_MP_AHB4ENSETR
289 #define DEBUG_UART_TX_GPIO_BANK_CLK_EN	RCC_MP_AHB4ENSETR_GPIOGEN
290 #define DEBUG_UART_TX_GPIO_PORT		11
291 #define DEBUG_UART_TX_GPIO_ALTERNATE	6
292 #define DEBUG_UART_TX_CLKSRC_REG	RCC_UART24CKSELR
293 #define DEBUG_UART_TX_CLKSRC		RCC_UART24CKSELR_HSI
294 #endif /* STM32MP15 */
295 #define DEBUG_UART_TX_EN_REG		RCC_MP_APB1ENSETR
296 #define DEBUG_UART_TX_EN		RCC_MP_APB1ENSETR_UART4EN
297 #define DEBUG_UART_RST_REG		RCC_APB1RSTSETR
298 #define DEBUG_UART_RST_BIT		RCC_APB1RSTSETR_UART4RST
299 
300 /*******************************************************************************
301  * STM32MP1 ETZPC
302  ******************************************************************************/
303 #define STM32MP1_ETZPC_BASE		U(0x5C007000)
304 
305 /* ETZPC TZMA IDs */
306 #define STM32MP1_ETZPC_TZMA_ROM		U(0)
307 #define STM32MP1_ETZPC_TZMA_SYSRAM	U(1)
308 
309 #define STM32MP1_ETZPC_TZMA_ALL_SECURE	GENMASK_32(9, 0)
310 
311 /* ETZPC DECPROT IDs */
312 #define STM32MP1_ETZPC_STGENC_ID	0
313 #define STM32MP1_ETZPC_BKPSRAM_ID	1
314 #define STM32MP1_ETZPC_IWDG1_ID		2
315 #define STM32MP1_ETZPC_USART1_ID	3
316 #define STM32MP1_ETZPC_SPI6_ID		4
317 #define STM32MP1_ETZPC_I2C4_ID		5
318 #define STM32MP1_ETZPC_RNG1_ID		7
319 #define STM32MP1_ETZPC_HASH1_ID		8
320 #define STM32MP1_ETZPC_CRYP1_ID		9
321 #define STM32MP1_ETZPC_DDRCTRL_ID	10
322 #define STM32MP1_ETZPC_DDRPHYC_ID	11
323 #define STM32MP1_ETZPC_I2C6_ID		12
324 #define STM32MP1_ETZPC_SEC_ID_LIMIT	13
325 
326 #define STM32MP1_ETZPC_TIM2_ID		16
327 #define STM32MP1_ETZPC_TIM3_ID		17
328 #define STM32MP1_ETZPC_TIM4_ID		18
329 #define STM32MP1_ETZPC_TIM5_ID		19
330 #define STM32MP1_ETZPC_TIM6_ID		20
331 #define STM32MP1_ETZPC_TIM7_ID		21
332 #define STM32MP1_ETZPC_TIM12_ID		22
333 #define STM32MP1_ETZPC_TIM13_ID		23
334 #define STM32MP1_ETZPC_TIM14_ID		24
335 #define STM32MP1_ETZPC_LPTIM1_ID	25
336 #define STM32MP1_ETZPC_WWDG1_ID		26
337 #define STM32MP1_ETZPC_SPI2_ID		27
338 #define STM32MP1_ETZPC_SPI3_ID		28
339 #define STM32MP1_ETZPC_SPDIFRX_ID	29
340 #define STM32MP1_ETZPC_USART2_ID	30
341 #define STM32MP1_ETZPC_USART3_ID	31
342 #define STM32MP1_ETZPC_UART4_ID		32
343 #define STM32MP1_ETZPC_UART5_ID		33
344 #define STM32MP1_ETZPC_I2C1_ID		34
345 #define STM32MP1_ETZPC_I2C2_ID		35
346 #define STM32MP1_ETZPC_I2C3_ID		36
347 #define STM32MP1_ETZPC_I2C5_ID		37
348 #define STM32MP1_ETZPC_CEC_ID		38
349 #define STM32MP1_ETZPC_DAC_ID		39
350 #define STM32MP1_ETZPC_UART7_ID		40
351 #define STM32MP1_ETZPC_UART8_ID		41
352 #define STM32MP1_ETZPC_MDIOS_ID		44
353 #define STM32MP1_ETZPC_TIM1_ID		48
354 #define STM32MP1_ETZPC_TIM8_ID		49
355 #define STM32MP1_ETZPC_USART6_ID	51
356 #define STM32MP1_ETZPC_SPI1_ID		52
357 #define STM32MP1_ETZPC_SPI4_ID		53
358 #define STM32MP1_ETZPC_TIM15_ID		54
359 #define STM32MP1_ETZPC_TIM16_ID		55
360 #define STM32MP1_ETZPC_TIM17_ID		56
361 #define STM32MP1_ETZPC_SPI5_ID		57
362 #define STM32MP1_ETZPC_SAI1_ID		58
363 #define STM32MP1_ETZPC_SAI2_ID		59
364 #define STM32MP1_ETZPC_SAI3_ID		60
365 #define STM32MP1_ETZPC_DFSDM_ID		61
366 #define STM32MP1_ETZPC_TT_FDCAN_ID	62
367 #define STM32MP1_ETZPC_LPTIM2_ID	64
368 #define STM32MP1_ETZPC_LPTIM3_ID	65
369 #define STM32MP1_ETZPC_LPTIM4_ID	66
370 #define STM32MP1_ETZPC_LPTIM5_ID	67
371 #define STM32MP1_ETZPC_SAI4_ID		68
372 #define STM32MP1_ETZPC_VREFBUF_ID	69
373 #define STM32MP1_ETZPC_DCMI_ID		70
374 #define STM32MP1_ETZPC_CRC2_ID		71
375 #define STM32MP1_ETZPC_ADC_ID		72
376 #define STM32MP1_ETZPC_HASH2_ID		73
377 #define STM32MP1_ETZPC_RNG2_ID		74
378 #define STM32MP1_ETZPC_CRYP2_ID		75
379 #define STM32MP1_ETZPC_SRAM1_ID		80
380 #define STM32MP1_ETZPC_SRAM2_ID		81
381 #define STM32MP1_ETZPC_SRAM3_ID		82
382 #define STM32MP1_ETZPC_SRAM4_ID		83
383 #define STM32MP1_ETZPC_RETRAM_ID	84
384 #define STM32MP1_ETZPC_OTG_ID		85
385 #define STM32MP1_ETZPC_SDMMC3_ID	86
386 #define STM32MP1_ETZPC_DLYBSD3_ID	87
387 #define STM32MP1_ETZPC_DMA1_ID		88
388 #define STM32MP1_ETZPC_DMA2_ID		89
389 #define STM32MP1_ETZPC_DMAMUX_ID	90
390 #define STM32MP1_ETZPC_FMC_ID		91
391 #define STM32MP1_ETZPC_QSPI_ID		92
392 #define STM32MP1_ETZPC_DLYBQ_ID		93
393 #define STM32MP1_ETZPC_ETH_ID		94
394 #define STM32MP1_ETZPC_RSV_ID		95
395 
396 #define STM32MP_ETZPC_MAX_ID		96
397 
398 /*******************************************************************************
399  * STM32MP1 TZC (TZ400)
400  ******************************************************************************/
401 #define STM32MP1_TZC_BASE		U(0x5C006000)
402 
403 #if STM32MP13
404 #define STM32MP1_FILTER_BIT_ALL		TZC_400_REGION_ATTR_FILTER_BIT(0)
405 #endif
406 #if STM32MP15
407 #define STM32MP1_FILTER_BIT_ALL		(TZC_400_REGION_ATTR_FILTER_BIT(0) | \
408 					 TZC_400_REGION_ATTR_FILTER_BIT(1))
409 #endif
410 
411 /*******************************************************************************
412  * STM32MP1 SDMMC
413  ******************************************************************************/
414 #define STM32MP_SDMMC1_BASE		U(0x58005000)
415 #define STM32MP_SDMMC2_BASE		U(0x58007000)
416 #define STM32MP_SDMMC3_BASE		U(0x48004000)
417 
418 #define STM32MP_MMC_INIT_FREQ			U(400000)	/*400 KHz*/
419 #define STM32MP_SD_NORMAL_SPEED_MAX_FREQ	U(25000000)	/*25 MHz*/
420 #define STM32MP_SD_HIGH_SPEED_MAX_FREQ		U(50000000)	/*50 MHz*/
421 #define STM32MP_EMMC_NORMAL_SPEED_MAX_FREQ	U(26000000)	/*26 MHz*/
422 #define STM32MP_EMMC_HIGH_SPEED_MAX_FREQ	U(52000000)	/*52 MHz*/
423 
424 /*******************************************************************************
425  * STM32MP1 BSEC / OTP
426  ******************************************************************************/
427 #define STM32MP1_OTP_MAX_ID		0x5FU
428 #define STM32MP1_UPPER_OTP_START	0x20U
429 
430 #define OTP_MAX_SIZE			(STM32MP1_OTP_MAX_ID + 1U)
431 
432 /* OTP labels */
433 #define CFG0_OTP			"cfg0_otp"
434 #define PART_NUMBER_OTP			"part_number_otp"
435 #if STM32MP15
436 #define PACKAGE_OTP			"package_otp"
437 #endif
438 #define HW2_OTP				"hw2_otp"
439 #define NAND_OTP			"nand_otp"
440 #define MONOTONIC_OTP			"monotonic_otp"
441 #define UID_OTP				"uid_otp"
442 #define BOARD_ID_OTP			"board_id"
443 
444 /* OTP mask */
445 /* CFG0 */
446 #if STM32MP13
447 #define CFG0_OTP_MODE_MASK		GENMASK_32(9, 0)
448 #define CFG0_OTP_MODE_SHIFT		0
449 #define CFG0_OPEN_DEVICE		0x17U
450 #define CFG0_CLOSED_DEVICE		0x3FU
451 #define CFG0_CLOSED_DEVICE_NO_BOUNDARY_SCAN	0x17FU
452 #define CFG0_CLOSED_DEVICE_NO_JTAG	0x3FFU
453 #endif
454 #if STM32MP15
455 #define CFG0_CLOSED_DEVICE		BIT(6)
456 #endif
457 
458 /* PART NUMBER */
459 #if STM32MP13
460 #define PART_NUMBER_OTP_PART_MASK	GENMASK_32(11, 0)
461 #endif
462 #if STM32MP15
463 #define PART_NUMBER_OTP_PART_MASK	GENMASK_32(7, 0)
464 #endif
465 #define PART_NUMBER_OTP_PART_SHIFT	0
466 
467 /* PACKAGE */
468 #if STM32MP15
469 #define PACKAGE_OTP_PKG_MASK		GENMASK_32(29, 27)
470 #define PACKAGE_OTP_PKG_SHIFT		27
471 #endif
472 
473 /* IWDG OTP */
474 #define HW2_OTP_IWDG_HW_POS		U(3)
475 #define HW2_OTP_IWDG_FZ_STOP_POS	U(5)
476 #define HW2_OTP_IWDG_FZ_STANDBY_POS	U(7)
477 
478 /* HW2 OTP */
479 #define HW2_OTP_PRODUCT_BELOW_2V5	BIT(13)
480 
481 /* NAND OTP */
482 /* NAND parameter storage flag */
483 #define NAND_PARAM_STORED_IN_OTP	BIT(31)
484 
485 /* NAND page size in bytes */
486 #define NAND_PAGE_SIZE_MASK		GENMASK_32(30, 29)
487 #define NAND_PAGE_SIZE_SHIFT		29
488 #define NAND_PAGE_SIZE_2K		U(0)
489 #define NAND_PAGE_SIZE_4K		U(1)
490 #define NAND_PAGE_SIZE_8K		U(2)
491 
492 /* NAND block size in pages */
493 #define NAND_BLOCK_SIZE_MASK		GENMASK_32(28, 27)
494 #define NAND_BLOCK_SIZE_SHIFT		27
495 #define NAND_BLOCK_SIZE_64_PAGES	U(0)
496 #define NAND_BLOCK_SIZE_128_PAGES	U(1)
497 #define NAND_BLOCK_SIZE_256_PAGES	U(2)
498 
499 /* NAND number of block (in unit of 256 blocs) */
500 #define NAND_BLOCK_NB_MASK		GENMASK_32(26, 19)
501 #define NAND_BLOCK_NB_SHIFT		19
502 #define NAND_BLOCK_NB_UNIT		U(256)
503 
504 /* NAND bus width in bits */
505 #define NAND_WIDTH_MASK			BIT(18)
506 #define NAND_WIDTH_SHIFT		18
507 
508 /* NAND number of ECC bits per 512 bytes */
509 #define NAND_ECC_BIT_NB_MASK		GENMASK_32(17, 15)
510 #define NAND_ECC_BIT_NB_SHIFT		15
511 #define NAND_ECC_BIT_NB_UNSET		U(0)
512 #define NAND_ECC_BIT_NB_1_BITS		U(1)
513 #define NAND_ECC_BIT_NB_4_BITS		U(2)
514 #define NAND_ECC_BIT_NB_8_BITS		U(3)
515 #define NAND_ECC_ON_DIE			U(4)
516 
517 /* NAND number of planes */
518 #define NAND_PLANE_BIT_NB_MASK		BIT(14)
519 
520 /* MONOTONIC OTP */
521 #define MAX_MONOTONIC_VALUE		32
522 
523 /* UID OTP */
524 #define UID_WORD_NB			U(3)
525 
526 /* FWU configuration (max supported value is 15) */
527 #define FWU_MAX_TRIAL_REBOOT		U(3)
528 
529 /*******************************************************************************
530  * STM32MP1 TAMP
531  ******************************************************************************/
532 #define TAMP_BASE			U(0x5C00A000)
533 #define TAMP_BKP_REGISTER_BASE		(TAMP_BASE + U(0x100))
534 
535 #if !(defined(__LINKER__) || defined(__ASSEMBLER__))
536 static inline uintptr_t tamp_bkpr(uint32_t idx)
537 {
538 	return TAMP_BKP_REGISTER_BASE + (idx << 2);
539 }
540 #endif
541 
542 /*******************************************************************************
543  * STM32MP1 USB
544  ******************************************************************************/
545 #define USB_OTG_BASE			U(0x49000000)
546 
547 /*******************************************************************************
548  * STM32MP1 DDRCTRL
549  ******************************************************************************/
550 #define DDRCTRL_BASE			U(0x5A003000)
551 
552 /*******************************************************************************
553  * STM32MP1 DDRPHYC
554  ******************************************************************************/
555 #define DDRPHYC_BASE			U(0x5A004000)
556 
557 /*******************************************************************************
558  * STM32MP1 IWDG
559  ******************************************************************************/
560 #define IWDG_MAX_INSTANCE		U(2)
561 #define IWDG1_INST			U(0)
562 #define IWDG2_INST			U(1)
563 
564 #define IWDG1_BASE			U(0x5C003000)
565 #define IWDG2_BASE			U(0x5A002000)
566 
567 /*******************************************************************************
568  * Miscellaneous STM32MP1 peripherals base address
569  ******************************************************************************/
570 #define BSEC_BASE			U(0x5C005000)
571 #if STM32MP13
572 #define CRYP_BASE			U(0x54002000)
573 #endif
574 #if STM32MP15
575 #define CRYP1_BASE			U(0x54001000)
576 #endif
577 #define DBGMCU_BASE			U(0x50081000)
578 #if STM32MP13
579 #define HASH_BASE			U(0x54003000)
580 #endif
581 #if STM32MP15
582 #define HASH1_BASE			U(0x54002000)
583 #endif
584 #if STM32MP13
585 #define I2C3_BASE			U(0x4C004000)
586 #define I2C4_BASE			U(0x4C005000)
587 #define I2C5_BASE			U(0x4C006000)
588 #endif
589 #if STM32MP15
590 #define I2C4_BASE			U(0x5C002000)
591 #define I2C6_BASE			U(0x5c009000)
592 #endif
593 #if STM32MP13
594 #define RNG_BASE			U(0x54004000)
595 #endif
596 #if STM32MP15
597 #define RNG1_BASE			U(0x54003000)
598 #endif
599 #define RTC_BASE			U(0x5c004000)
600 #if STM32MP13
601 #define SPI4_BASE			U(0x4C002000)
602 #define SPI5_BASE			U(0x4C003000)
603 #endif
604 #if STM32MP15
605 #define SPI6_BASE			U(0x5c001000)
606 #endif
607 #define STGEN_BASE			U(0x5c008000)
608 #define SYSCFG_BASE			U(0x50020000)
609 
610 /*******************************************************************************
611  * STM32MP13 SAES
612  ******************************************************************************/
613 #define SAES_BASE			U(0x54005000)
614 
615 /*******************************************************************************
616  * STM32MP13 PKA
617  ******************************************************************************/
618 #define PKA_BASE			U(0x54006000)
619 
620 /*******************************************************************************
621  * REGULATORS
622  ******************************************************************************/
623 /* 3 PWR + 1 VREFBUF + 14 PMIC regulators + 1 FIXED */
624 #define PLAT_NB_RDEVS			U(19)
625 /* 2 FIXED */
626 #define PLAT_NB_FIXED_REGS		U(2)
627 
628 /*******************************************************************************
629  * Device Tree defines
630  ******************************************************************************/
631 #define DT_BSEC_COMPAT			"st,stm32mp15-bsec"
632 #if STM32MP13
633 #define DT_DDR_COMPAT			"st,stm32mp13-ddr"
634 #endif
635 #if STM32MP15
636 #define DT_DDR_COMPAT			"st,stm32mp1-ddr"
637 #endif
638 #define DT_IWDG_COMPAT			"st,stm32mp1-iwdg"
639 #define DT_PWR_COMPAT			"st,stm32mp1,pwr-reg"
640 #if STM32MP13
641 #define DT_RCC_CLK_COMPAT		"st,stm32mp13-rcc"
642 #define DT_RCC_SEC_CLK_COMPAT		"st,stm32mp13-rcc-secure"
643 #endif
644 #if STM32MP15
645 #define DT_RCC_CLK_COMPAT		"st,stm32mp1-rcc"
646 #define DT_RCC_SEC_CLK_COMPAT		"st,stm32mp1-rcc-secure"
647 #endif
648 #define DT_SDMMC2_COMPAT		"st,stm32-sdmmc2"
649 
650 #endif /* STM32MP1_DEF_H */
651