1 /* 2 * Copyright (c) 2015-2022, ARM Limited and Contributors. All rights reserved. 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6 7 #ifndef STM32MP1_DEF_H 8 #define STM32MP1_DEF_H 9 10 #include <common/tbbr/tbbr_img_def.h> 11 #include <drivers/st/stm32mp1_rcc.h> 12 #include <dt-bindings/clock/stm32mp1-clks.h> 13 #include <dt-bindings/reset/stm32mp1-resets.h> 14 #include <lib/utils_def.h> 15 #include <lib/xlat_tables/xlat_tables_defs.h> 16 17 #ifndef __ASSEMBLER__ 18 #include <drivers/st/bsec.h> 19 #include <drivers/st/stm32mp1_clk.h> 20 21 #include <boot_api.h> 22 #include <stm32mp_auth.h> 23 #include <stm32mp_common.h> 24 #include <stm32mp_dt.h> 25 #include <stm32mp_shres_helpers.h> 26 #include <stm32mp1_dbgmcu.h> 27 #include <stm32mp1_private.h> 28 #include <stm32mp1_shared_resources.h> 29 #endif 30 31 #if !STM32MP_USE_STM32IMAGE 32 #include "stm32mp1_fip_def.h" 33 #else /* STM32MP_USE_STM32IMAGE */ 34 #include "stm32mp1_stm32image_def.h" 35 #endif /* STM32MP_USE_STM32IMAGE */ 36 37 /******************************************************************************* 38 * CHIP ID 39 ******************************************************************************/ 40 #define STM32MP1_CHIP_ID U(0x500) 41 42 #define STM32MP157C_PART_NB U(0x05000000) 43 #define STM32MP157A_PART_NB U(0x05000001) 44 #define STM32MP153C_PART_NB U(0x05000024) 45 #define STM32MP153A_PART_NB U(0x05000025) 46 #define STM32MP151C_PART_NB U(0x0500002E) 47 #define STM32MP151A_PART_NB U(0x0500002F) 48 #define STM32MP157F_PART_NB U(0x05000080) 49 #define STM32MP157D_PART_NB U(0x05000081) 50 #define STM32MP153F_PART_NB U(0x050000A4) 51 #define STM32MP153D_PART_NB U(0x050000A5) 52 #define STM32MP151F_PART_NB U(0x050000AE) 53 #define STM32MP151D_PART_NB U(0x050000AF) 54 55 #define STM32MP1_REV_B U(0x2000) 56 #define STM32MP1_REV_Z U(0x2001) 57 58 /******************************************************************************* 59 * PACKAGE ID 60 ******************************************************************************/ 61 #define PKG_AA_LFBGA448 U(4) 62 #define PKG_AB_LFBGA354 U(3) 63 #define PKG_AC_TFBGA361 U(2) 64 #define PKG_AD_TFBGA257 U(1) 65 66 /******************************************************************************* 67 * STM32MP1 memory map related constants 68 ******************************************************************************/ 69 #define STM32MP_ROM_BASE U(0x00000000) 70 #define STM32MP_ROM_SIZE U(0x00020000) 71 #define STM32MP_ROM_SIZE_2MB_ALIGNED U(0x00200000) 72 73 #define STM32MP_SYSRAM_BASE U(0x2FFC0000) 74 #define STM32MP_SYSRAM_SIZE U(0x00040000) 75 76 #define STM32MP_NS_SYSRAM_SIZE PAGE_SIZE 77 #define STM32MP_NS_SYSRAM_BASE (STM32MP_SYSRAM_BASE + \ 78 STM32MP_SYSRAM_SIZE - \ 79 STM32MP_NS_SYSRAM_SIZE) 80 81 #define STM32MP_SCMI_NS_SHM_BASE STM32MP_NS_SYSRAM_BASE 82 #define STM32MP_SCMI_NS_SHM_SIZE STM32MP_NS_SYSRAM_SIZE 83 84 #define STM32MP_SEC_SYSRAM_BASE STM32MP_SYSRAM_BASE 85 #define STM32MP_SEC_SYSRAM_SIZE (STM32MP_SYSRAM_SIZE - \ 86 STM32MP_NS_SYSRAM_SIZE) 87 88 /* DDR configuration */ 89 #define STM32MP_DDR_BASE U(0xC0000000) 90 #define STM32MP_DDR_MAX_SIZE U(0x40000000) /* Max 1GB */ 91 92 /* DDR power initializations */ 93 #ifndef __ASSEMBLER__ 94 enum ddr_type { 95 STM32MP_DDR3, 96 STM32MP_LPDDR2, 97 STM32MP_LPDDR3 98 }; 99 #endif 100 101 /* Section used inside TF binaries */ 102 #define STM32MP_PARAM_LOAD_SIZE U(0x00002400) /* 9 KB for param */ 103 /* 256 Octets reserved for header */ 104 #define STM32MP_HEADER_SIZE U(0x00000100) 105 106 #define STM32MP_BINARY_BASE (STM32MP_SEC_SYSRAM_BASE + \ 107 STM32MP_PARAM_LOAD_SIZE + \ 108 STM32MP_HEADER_SIZE) 109 110 #define STM32MP_BINARY_SIZE (STM32MP_SEC_SYSRAM_SIZE - \ 111 (STM32MP_PARAM_LOAD_SIZE + \ 112 STM32MP_HEADER_SIZE)) 113 114 /* BL2 and BL32/sp_min require 4 tables */ 115 #define MAX_XLAT_TABLES U(4) /* 16 KB for mapping */ 116 117 /* 118 * MAX_MMAP_REGIONS is usually: 119 * BL stm32mp1_mmap size + mmap regions in *_plat_arch_setup 120 */ 121 #if defined(IMAGE_BL2) 122 #define MAX_MMAP_REGIONS 11 123 #endif 124 125 #define STM32MP_BL33_BASE (STM32MP_DDR_BASE + U(0x100000)) 126 #define STM32MP_BL33_MAX_SIZE U(0x400000) 127 128 /* Define maximum page size for NAND devices */ 129 #define PLATFORM_MTD_MAX_PAGE_SIZE U(0x1000) 130 131 /******************************************************************************* 132 * STM32MP1 device/io map related constants (used for MMU) 133 ******************************************************************************/ 134 #define STM32MP1_DEVICE1_BASE U(0x40000000) 135 #define STM32MP1_DEVICE1_SIZE U(0x40000000) 136 137 #define STM32MP1_DEVICE2_BASE U(0x80000000) 138 #define STM32MP1_DEVICE2_SIZE U(0x40000000) 139 140 /******************************************************************************* 141 * STM32MP1 RCC 142 ******************************************************************************/ 143 #define RCC_BASE U(0x50000000) 144 145 /******************************************************************************* 146 * STM32MP1 PWR 147 ******************************************************************************/ 148 #define PWR_BASE U(0x50001000) 149 150 /******************************************************************************* 151 * STM32MP1 GPIO 152 ******************************************************************************/ 153 #define GPIOA_BASE U(0x50002000) 154 #define GPIOB_BASE U(0x50003000) 155 #define GPIOC_BASE U(0x50004000) 156 #define GPIOD_BASE U(0x50005000) 157 #define GPIOE_BASE U(0x50006000) 158 #define GPIOF_BASE U(0x50007000) 159 #define GPIOG_BASE U(0x50008000) 160 #define GPIOH_BASE U(0x50009000) 161 #define GPIOI_BASE U(0x5000A000) 162 #define GPIOJ_BASE U(0x5000B000) 163 #define GPIOK_BASE U(0x5000C000) 164 #define GPIOZ_BASE U(0x54004000) 165 #define GPIO_BANK_OFFSET U(0x1000) 166 167 /* Bank IDs used in GPIO driver API */ 168 #define GPIO_BANK_A U(0) 169 #define GPIO_BANK_B U(1) 170 #define GPIO_BANK_C U(2) 171 #define GPIO_BANK_D U(3) 172 #define GPIO_BANK_E U(4) 173 #define GPIO_BANK_F U(5) 174 #define GPIO_BANK_G U(6) 175 #define GPIO_BANK_H U(7) 176 #define GPIO_BANK_I U(8) 177 #define GPIO_BANK_J U(9) 178 #define GPIO_BANK_K U(10) 179 #define GPIO_BANK_Z U(25) 180 181 #define STM32MP_GPIOZ_PIN_MAX_COUNT 8 182 183 /******************************************************************************* 184 * STM32MP1 UART 185 ******************************************************************************/ 186 #define USART1_BASE U(0x5C000000) 187 #define USART2_BASE U(0x4000E000) 188 #define USART3_BASE U(0x4000F000) 189 #define UART4_BASE U(0x40010000) 190 #define UART5_BASE U(0x40011000) 191 #define USART6_BASE U(0x44003000) 192 #define UART7_BASE U(0x40018000) 193 #define UART8_BASE U(0x40019000) 194 #define STM32MP_UART_BAUDRATE U(115200) 195 196 /* For UART crash console */ 197 #define STM32MP_DEBUG_USART_BASE UART4_BASE 198 /* UART4 on HSI@64MHz, TX on GPIOG11 Alternate 6 */ 199 #define STM32MP_DEBUG_USART_CLK_FRQ 64000000 200 #define DEBUG_UART_TX_GPIO_BANK_ADDRESS GPIOG_BASE 201 #define DEBUG_UART_TX_GPIO_BANK_CLK_REG RCC_MP_AHB4ENSETR 202 #define DEBUG_UART_TX_GPIO_BANK_CLK_EN RCC_MP_AHB4ENSETR_GPIOGEN 203 #define DEBUG_UART_TX_GPIO_PORT 11 204 #define DEBUG_UART_TX_GPIO_ALTERNATE 6 205 #define DEBUG_UART_TX_CLKSRC_REG RCC_UART24CKSELR 206 #define DEBUG_UART_TX_CLKSRC RCC_UART24CKSELR_HSI 207 #define DEBUG_UART_TX_EN_REG RCC_MP_APB1ENSETR 208 #define DEBUG_UART_TX_EN RCC_MP_APB1ENSETR_UART4EN 209 #define DEBUG_UART_RST_REG RCC_APB1RSTSETR 210 #define DEBUG_UART_RST_BIT RCC_APB1RSTSETR_UART4RST 211 212 /******************************************************************************* 213 * STM32MP1 ETZPC 214 ******************************************************************************/ 215 #define STM32MP1_ETZPC_BASE U(0x5C007000) 216 217 /* ETZPC TZMA IDs */ 218 #define STM32MP1_ETZPC_TZMA_ROM U(0) 219 #define STM32MP1_ETZPC_TZMA_SYSRAM U(1) 220 221 #define STM32MP1_ETZPC_TZMA_ALL_SECURE GENMASK_32(9, 0) 222 223 /* ETZPC DECPROT IDs */ 224 #define STM32MP1_ETZPC_STGENC_ID 0 225 #define STM32MP1_ETZPC_BKPSRAM_ID 1 226 #define STM32MP1_ETZPC_IWDG1_ID 2 227 #define STM32MP1_ETZPC_USART1_ID 3 228 #define STM32MP1_ETZPC_SPI6_ID 4 229 #define STM32MP1_ETZPC_I2C4_ID 5 230 #define STM32MP1_ETZPC_RNG1_ID 7 231 #define STM32MP1_ETZPC_HASH1_ID 8 232 #define STM32MP1_ETZPC_CRYP1_ID 9 233 #define STM32MP1_ETZPC_DDRCTRL_ID 10 234 #define STM32MP1_ETZPC_DDRPHYC_ID 11 235 #define STM32MP1_ETZPC_I2C6_ID 12 236 #define STM32MP1_ETZPC_SEC_ID_LIMIT 13 237 238 #define STM32MP1_ETZPC_TIM2_ID 16 239 #define STM32MP1_ETZPC_TIM3_ID 17 240 #define STM32MP1_ETZPC_TIM4_ID 18 241 #define STM32MP1_ETZPC_TIM5_ID 19 242 #define STM32MP1_ETZPC_TIM6_ID 20 243 #define STM32MP1_ETZPC_TIM7_ID 21 244 #define STM32MP1_ETZPC_TIM12_ID 22 245 #define STM32MP1_ETZPC_TIM13_ID 23 246 #define STM32MP1_ETZPC_TIM14_ID 24 247 #define STM32MP1_ETZPC_LPTIM1_ID 25 248 #define STM32MP1_ETZPC_WWDG1_ID 26 249 #define STM32MP1_ETZPC_SPI2_ID 27 250 #define STM32MP1_ETZPC_SPI3_ID 28 251 #define STM32MP1_ETZPC_SPDIFRX_ID 29 252 #define STM32MP1_ETZPC_USART2_ID 30 253 #define STM32MP1_ETZPC_USART3_ID 31 254 #define STM32MP1_ETZPC_UART4_ID 32 255 #define STM32MP1_ETZPC_UART5_ID 33 256 #define STM32MP1_ETZPC_I2C1_ID 34 257 #define STM32MP1_ETZPC_I2C2_ID 35 258 #define STM32MP1_ETZPC_I2C3_ID 36 259 #define STM32MP1_ETZPC_I2C5_ID 37 260 #define STM32MP1_ETZPC_CEC_ID 38 261 #define STM32MP1_ETZPC_DAC_ID 39 262 #define STM32MP1_ETZPC_UART7_ID 40 263 #define STM32MP1_ETZPC_UART8_ID 41 264 #define STM32MP1_ETZPC_MDIOS_ID 44 265 #define STM32MP1_ETZPC_TIM1_ID 48 266 #define STM32MP1_ETZPC_TIM8_ID 49 267 #define STM32MP1_ETZPC_USART6_ID 51 268 #define STM32MP1_ETZPC_SPI1_ID 52 269 #define STM32MP1_ETZPC_SPI4_ID 53 270 #define STM32MP1_ETZPC_TIM15_ID 54 271 #define STM32MP1_ETZPC_TIM16_ID 55 272 #define STM32MP1_ETZPC_TIM17_ID 56 273 #define STM32MP1_ETZPC_SPI5_ID 57 274 #define STM32MP1_ETZPC_SAI1_ID 58 275 #define STM32MP1_ETZPC_SAI2_ID 59 276 #define STM32MP1_ETZPC_SAI3_ID 60 277 #define STM32MP1_ETZPC_DFSDM_ID 61 278 #define STM32MP1_ETZPC_TT_FDCAN_ID 62 279 #define STM32MP1_ETZPC_LPTIM2_ID 64 280 #define STM32MP1_ETZPC_LPTIM3_ID 65 281 #define STM32MP1_ETZPC_LPTIM4_ID 66 282 #define STM32MP1_ETZPC_LPTIM5_ID 67 283 #define STM32MP1_ETZPC_SAI4_ID 68 284 #define STM32MP1_ETZPC_VREFBUF_ID 69 285 #define STM32MP1_ETZPC_DCMI_ID 70 286 #define STM32MP1_ETZPC_CRC2_ID 71 287 #define STM32MP1_ETZPC_ADC_ID 72 288 #define STM32MP1_ETZPC_HASH2_ID 73 289 #define STM32MP1_ETZPC_RNG2_ID 74 290 #define STM32MP1_ETZPC_CRYP2_ID 75 291 #define STM32MP1_ETZPC_SRAM1_ID 80 292 #define STM32MP1_ETZPC_SRAM2_ID 81 293 #define STM32MP1_ETZPC_SRAM3_ID 82 294 #define STM32MP1_ETZPC_SRAM4_ID 83 295 #define STM32MP1_ETZPC_RETRAM_ID 84 296 #define STM32MP1_ETZPC_OTG_ID 85 297 #define STM32MP1_ETZPC_SDMMC3_ID 86 298 #define STM32MP1_ETZPC_DLYBSD3_ID 87 299 #define STM32MP1_ETZPC_DMA1_ID 88 300 #define STM32MP1_ETZPC_DMA2_ID 89 301 #define STM32MP1_ETZPC_DMAMUX_ID 90 302 #define STM32MP1_ETZPC_FMC_ID 91 303 #define STM32MP1_ETZPC_QSPI_ID 92 304 #define STM32MP1_ETZPC_DLYBQ_ID 93 305 #define STM32MP1_ETZPC_ETH_ID 94 306 #define STM32MP1_ETZPC_RSV_ID 95 307 308 #define STM32MP_ETZPC_MAX_ID 96 309 310 /******************************************************************************* 311 * STM32MP1 TZC (TZ400) 312 ******************************************************************************/ 313 #define STM32MP1_TZC_BASE U(0x5C006000) 314 315 #define STM32MP1_FILTER_BIT_ALL (TZC_400_REGION_ATTR_FILTER_BIT(0) | \ 316 TZC_400_REGION_ATTR_FILTER_BIT(1)) 317 318 /******************************************************************************* 319 * STM32MP1 SDMMC 320 ******************************************************************************/ 321 #define STM32MP_SDMMC1_BASE U(0x58005000) 322 #define STM32MP_SDMMC2_BASE U(0x58007000) 323 #define STM32MP_SDMMC3_BASE U(0x48004000) 324 325 #define STM32MP_MMC_INIT_FREQ U(400000) /*400 KHz*/ 326 #define STM32MP_SD_NORMAL_SPEED_MAX_FREQ U(25000000) /*25 MHz*/ 327 #define STM32MP_SD_HIGH_SPEED_MAX_FREQ U(50000000) /*50 MHz*/ 328 #define STM32MP_EMMC_NORMAL_SPEED_MAX_FREQ U(26000000) /*26 MHz*/ 329 #define STM32MP_EMMC_HIGH_SPEED_MAX_FREQ U(52000000) /*52 MHz*/ 330 331 /******************************************************************************* 332 * STM32MP1 BSEC / OTP 333 ******************************************************************************/ 334 #define STM32MP1_OTP_MAX_ID 0x5FU 335 #define STM32MP1_UPPER_OTP_START 0x20U 336 337 #define OTP_MAX_SIZE (STM32MP1_OTP_MAX_ID + 1U) 338 339 /* OTP offsets */ 340 #define DATA0_OTP U(0) 341 #define PART_NUMBER_OTP U(1) 342 #define NAND_OTP U(9) 343 #define UID0_OTP U(13) 344 #define UID1_OTP U(14) 345 #define UID2_OTP U(15) 346 #define PACKAGE_OTP U(16) 347 #define HW2_OTP U(18) 348 349 /* OTP mask */ 350 /* DATA0 */ 351 #define DATA0_OTP_SECURED BIT(6) 352 353 /* PART NUMBER */ 354 #define PART_NUMBER_OTP_PART_MASK GENMASK_32(7, 0) 355 #define PART_NUMBER_OTP_PART_SHIFT 0 356 357 /* PACKAGE */ 358 #define PACKAGE_OTP_PKG_MASK GENMASK_32(29, 27) 359 #define PACKAGE_OTP_PKG_SHIFT 27 360 361 /* IWDG OTP */ 362 #define HW2_OTP_IWDG_HW_POS U(3) 363 #define HW2_OTP_IWDG_FZ_STOP_POS U(5) 364 #define HW2_OTP_IWDG_FZ_STANDBY_POS U(7) 365 366 /* HW2 OTP */ 367 #define HW2_OTP_PRODUCT_BELOW_2V5 BIT(13) 368 369 /* NAND OTP */ 370 /* NAND parameter storage flag */ 371 #define NAND_PARAM_STORED_IN_OTP BIT(31) 372 373 /* NAND page size in bytes */ 374 #define NAND_PAGE_SIZE_MASK GENMASK_32(30, 29) 375 #define NAND_PAGE_SIZE_SHIFT 29 376 #define NAND_PAGE_SIZE_2K U(0) 377 #define NAND_PAGE_SIZE_4K U(1) 378 #define NAND_PAGE_SIZE_8K U(2) 379 380 /* NAND block size in pages */ 381 #define NAND_BLOCK_SIZE_MASK GENMASK_32(28, 27) 382 #define NAND_BLOCK_SIZE_SHIFT 27 383 #define NAND_BLOCK_SIZE_64_PAGES U(0) 384 #define NAND_BLOCK_SIZE_128_PAGES U(1) 385 #define NAND_BLOCK_SIZE_256_PAGES U(2) 386 387 /* NAND number of block (in unit of 256 blocs) */ 388 #define NAND_BLOCK_NB_MASK GENMASK_32(26, 19) 389 #define NAND_BLOCK_NB_SHIFT 19 390 #define NAND_BLOCK_NB_UNIT U(256) 391 392 /* NAND bus width in bits */ 393 #define NAND_WIDTH_MASK BIT(18) 394 #define NAND_WIDTH_SHIFT 18 395 396 /* NAND number of ECC bits per 512 bytes */ 397 #define NAND_ECC_BIT_NB_MASK GENMASK_32(17, 15) 398 #define NAND_ECC_BIT_NB_SHIFT 15 399 #define NAND_ECC_BIT_NB_UNSET U(0) 400 #define NAND_ECC_BIT_NB_1_BITS U(1) 401 #define NAND_ECC_BIT_NB_4_BITS U(2) 402 #define NAND_ECC_BIT_NB_8_BITS U(3) 403 #define NAND_ECC_ON_DIE U(4) 404 405 /* NAND number of planes */ 406 #define NAND_PLANE_BIT_NB_MASK BIT(14) 407 408 /* UID OTP */ 409 #define UID_WORD_NB U(3) 410 411 /******************************************************************************* 412 * STM32MP1 TAMP 413 ******************************************************************************/ 414 #define TAMP_BASE U(0x5C00A000) 415 #define TAMP_BKP_REGISTER_BASE (TAMP_BASE + U(0x100)) 416 417 #if !(defined(__LINKER__) || defined(__ASSEMBLER__)) 418 static inline uint32_t tamp_bkpr(uint32_t idx) 419 { 420 return TAMP_BKP_REGISTER_BASE + (idx << 2); 421 } 422 #endif 423 424 /******************************************************************************* 425 * STM32MP1 USB 426 ******************************************************************************/ 427 #define USB_OTG_BASE U(0x49000000) 428 429 /******************************************************************************* 430 * STM32MP1 DDRCTRL 431 ******************************************************************************/ 432 #define DDRCTRL_BASE U(0x5A003000) 433 434 /******************************************************************************* 435 * STM32MP1 DDRPHYC 436 ******************************************************************************/ 437 #define DDRPHYC_BASE U(0x5A004000) 438 439 /******************************************************************************* 440 * STM32MP1 IWDG 441 ******************************************************************************/ 442 #define IWDG_MAX_INSTANCE U(2) 443 #define IWDG1_INST U(0) 444 #define IWDG2_INST U(1) 445 446 #define IWDG1_BASE U(0x5C003000) 447 #define IWDG2_BASE U(0x5A002000) 448 449 /******************************************************************************* 450 * Miscellaneous STM32MP1 peripherals base address 451 ******************************************************************************/ 452 #define BSEC_BASE U(0x5C005000) 453 #define CRYP1_BASE U(0x54001000) 454 #define DBGMCU_BASE U(0x50081000) 455 #define HASH1_BASE U(0x54002000) 456 #define I2C4_BASE U(0x5C002000) 457 #define I2C6_BASE U(0x5c009000) 458 #define RNG1_BASE U(0x54003000) 459 #define RTC_BASE U(0x5c004000) 460 #define SPI6_BASE U(0x5c001000) 461 #define STGEN_BASE U(0x5c008000) 462 #define SYSCFG_BASE U(0x50020000) 463 464 /******************************************************************************* 465 * REGULATORS 466 ******************************************************************************/ 467 /* 3 PWR + 1 VREFBUF + 14 PMIC regulators + 1 FIXED */ 468 #define PLAT_NB_RDEVS U(19) 469 /* 1 FIXED */ 470 #define PLAT_NB_FIXED_REGS U(1) 471 472 /******************************************************************************* 473 * Device Tree defines 474 ******************************************************************************/ 475 #define DT_BSEC_COMPAT "st,stm32mp15-bsec" 476 #define DT_DDR_COMPAT "st,stm32mp1-ddr" 477 #define DT_IWDG_COMPAT "st,stm32mp1-iwdg" 478 #define DT_PWR_COMPAT "st,stm32mp1,pwr-reg" 479 #define DT_RCC_CLK_COMPAT "st,stm32mp1-rcc" 480 481 #endif /* STM32MP1_DEF_H */ 482