xref: /rk3399_ARM-atf/plat/st/stm32mp1/stm32mp1_def.h (revision c9d75b3cf98c7f2a78d3f916bcf9e2b3a2c55967)
14353bb20SYann Gautier /*
259a1cdf1SYann Gautier  * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved.
34353bb20SYann Gautier  *
44353bb20SYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
54353bb20SYann Gautier  */
64353bb20SYann Gautier 
74353bb20SYann Gautier #ifndef STM32MP1_DEF_H
84353bb20SYann Gautier #define STM32MP1_DEF_H
94353bb20SYann Gautier 
1009d40e0eSAntonio Nino Diaz #include <common/tbbr/tbbr_img_def.h>
1109d40e0eSAntonio Nino Diaz #include <lib/utils_def.h>
1209d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_defs.h>
134353bb20SYann Gautier 
146e6ab282SYann Gautier #ifndef __ASSEMBLY__
156e6ab282SYann Gautier #include <boot_api.h>
16*c9d75b3cSYann Gautier #include <stm32mp_common.h>
17*c9d75b3cSYann Gautier #include <stm32mp_dt.h>
186e6ab282SYann Gautier #include <stm32mp1_private.h>
196e6ab282SYann Gautier #endif
206e6ab282SYann Gautier 
214353bb20SYann Gautier /*******************************************************************************
224353bb20SYann Gautier  * STM32MP1 memory map related constants
234353bb20SYann Gautier  ******************************************************************************/
244353bb20SYann Gautier 
254353bb20SYann Gautier #define STM32MP1_SRAM_BASE		U(0x2FFC0000)
264353bb20SYann Gautier #define STM32MP1_SRAM_SIZE		U(0x00040000)
274353bb20SYann Gautier 
284353bb20SYann Gautier /* DDR configuration */
294353bb20SYann Gautier #define STM32MP1_DDR_BASE		U(0xC0000000)
304353bb20SYann Gautier #define STM32MP1_DDR_SIZE_DFLT		U(0x20000000)	/* 512 MB */
314353bb20SYann Gautier #define STM32MP1_DDR_MAX_SIZE		U(0x40000000)	/* Max 1GB */
324353bb20SYann Gautier #define STM32MP1_DDR_SPEED_DFLT		528
334353bb20SYann Gautier 
344353bb20SYann Gautier /* DDR power initializations */
354353bb20SYann Gautier #ifndef __ASSEMBLY__
364353bb20SYann Gautier enum ddr_type {
374353bb20SYann Gautier 	STM32MP_DDR3,
384353bb20SYann Gautier 	STM32MP_LPDDR2,
394353bb20SYann Gautier };
404353bb20SYann Gautier #endif
414353bb20SYann Gautier 
424353bb20SYann Gautier /* Section used inside TF binaries */
434353bb20SYann Gautier #define STM32MP1_PARAM_LOAD_SIZE	U(0x00002400)	/* 9 Ko for param */
444353bb20SYann Gautier /* 256 Octets reserved for header */
454353bb20SYann Gautier #define STM32MP1_HEADER_SIZE		U(0x00000100)
464353bb20SYann Gautier 
474353bb20SYann Gautier #define STM32MP1_BINARY_BASE		(STM32MP1_SRAM_BASE +		\
484353bb20SYann Gautier 					 STM32MP1_PARAM_LOAD_SIZE +	\
494353bb20SYann Gautier 					 STM32MP1_HEADER_SIZE)
504353bb20SYann Gautier 
514353bb20SYann Gautier #define STM32MP1_BINARY_SIZE		(STM32MP1_SRAM_SIZE -		\
524353bb20SYann Gautier 					 (STM32MP1_PARAM_LOAD_SIZE +	\
534353bb20SYann Gautier 					  STM32MP1_HEADER_SIZE))
544353bb20SYann Gautier 
554353bb20SYann Gautier #if STACK_PROTECTOR_ENABLED
564353bb20SYann Gautier #define STM32MP1_BL32_SIZE		U(0x00012000)	/* 72 Ko for BL32 */
574353bb20SYann Gautier #else
584353bb20SYann Gautier #define STM32MP1_BL32_SIZE		U(0x00011000)	/* 68 Ko for BL32 */
594353bb20SYann Gautier #endif
604353bb20SYann Gautier 
614353bb20SYann Gautier #define STM32MP1_BL32_BASE		(STM32MP1_SRAM_BASE + \
624353bb20SYann Gautier 					 STM32MP1_SRAM_SIZE - \
634353bb20SYann Gautier 					 STM32MP1_BL32_SIZE)
644353bb20SYann Gautier 
654353bb20SYann Gautier #if STACK_PROTECTOR_ENABLED
664353bb20SYann Gautier #define STM32MP1_BL2_SIZE		U(0x00015000)	/* 84 Ko for BL2 */
674353bb20SYann Gautier #else
684353bb20SYann Gautier #define STM32MP1_BL2_SIZE		U(0x00013000)	/* 76 Ko for BL2 */
694353bb20SYann Gautier #endif
704353bb20SYann Gautier 
714353bb20SYann Gautier #define STM32MP1_BL2_BASE		(STM32MP1_BL32_BASE - \
724353bb20SYann Gautier 					 STM32MP1_BL2_SIZE)
734353bb20SYann Gautier 
744353bb20SYann Gautier /* BL2 and BL32/sp_min require 5 tables */
754353bb20SYann Gautier #define MAX_XLAT_TABLES			5
764353bb20SYann Gautier 
774353bb20SYann Gautier /*
784353bb20SYann Gautier  * MAX_MMAP_REGIONS is usually:
794353bb20SYann Gautier  * BL stm32mp1_mmap size + mmap regions in *_plat_arch_setup
804353bb20SYann Gautier  */
81964dfee1SYann Gautier #if defined(IMAGE_BL2)
824353bb20SYann Gautier   #define MAX_MMAP_REGIONS		11
83964dfee1SYann Gautier #endif
84964dfee1SYann Gautier #if defined(IMAGE_BL32)
85964dfee1SYann Gautier   #define MAX_MMAP_REGIONS		6
86964dfee1SYann Gautier #endif
874353bb20SYann Gautier 
884353bb20SYann Gautier /* DTB initialization value */
894353bb20SYann Gautier #define STM32MP1_DTB_SIZE		U(0x00004000)	/* 16Ko for DTB */
904353bb20SYann Gautier 
914353bb20SYann Gautier #define STM32MP1_DTB_BASE		(STM32MP1_BL2_BASE - \
924353bb20SYann Gautier 					 STM32MP1_DTB_SIZE)
934353bb20SYann Gautier 
944353bb20SYann Gautier #define STM32MP1_BL33_BASE		(STM32MP1_DDR_BASE + U(0x100000))
954353bb20SYann Gautier 
964353bb20SYann Gautier /*******************************************************************************
974353bb20SYann Gautier  * STM32MP1 device/io map related constants (used for MMU)
984353bb20SYann Gautier  ******************************************************************************/
994353bb20SYann Gautier #define STM32MP1_DEVICE1_BASE		U(0x40000000)
1004353bb20SYann Gautier #define STM32MP1_DEVICE1_SIZE		U(0x40000000)
1014353bb20SYann Gautier 
1024353bb20SYann Gautier #define STM32MP1_DEVICE2_BASE		U(0x80000000)
1034353bb20SYann Gautier #define STM32MP1_DEVICE2_SIZE		U(0x40000000)
1044353bb20SYann Gautier 
1054353bb20SYann Gautier /*******************************************************************************
1064353bb20SYann Gautier  * STM32MP1 RCC
1074353bb20SYann Gautier  ******************************************************************************/
1084353bb20SYann Gautier #define RCC_BASE			U(0x50000000)
1094353bb20SYann Gautier 
1104353bb20SYann Gautier /*******************************************************************************
1114353bb20SYann Gautier  * STM32MP1 PWR
1124353bb20SYann Gautier  ******************************************************************************/
1134353bb20SYann Gautier #define PWR_BASE			U(0x50001000)
1144353bb20SYann Gautier 
1154353bb20SYann Gautier /*******************************************************************************
1161fc2130cSYann Gautier  * STM32MP1 GPIO
1171fc2130cSYann Gautier  ******************************************************************************/
1181fc2130cSYann Gautier #define GPIOA_BASE			U(0x50002000)
1191fc2130cSYann Gautier #define GPIOB_BASE			U(0x50003000)
1201fc2130cSYann Gautier #define GPIOC_BASE			U(0x50004000)
1211fc2130cSYann Gautier #define GPIOD_BASE			U(0x50005000)
1221fc2130cSYann Gautier #define GPIOE_BASE			U(0x50006000)
1231fc2130cSYann Gautier #define GPIOF_BASE			U(0x50007000)
1241fc2130cSYann Gautier #define GPIOG_BASE			U(0x50008000)
1251fc2130cSYann Gautier #define GPIOH_BASE			U(0x50009000)
1261fc2130cSYann Gautier #define GPIOI_BASE			U(0x5000A000)
1271fc2130cSYann Gautier #define GPIOJ_BASE			U(0x5000B000)
1281fc2130cSYann Gautier #define GPIOK_BASE			U(0x5000C000)
1291fc2130cSYann Gautier #define GPIOZ_BASE			U(0x54004000)
1301fc2130cSYann Gautier #define GPIO_BANK_OFFSET		U(0x1000)
1311fc2130cSYann Gautier 
1321fc2130cSYann Gautier /* Bank IDs used in GPIO driver API */
1331fc2130cSYann Gautier #define GPIO_BANK_A			U(0)
1341fc2130cSYann Gautier #define GPIO_BANK_B			U(1)
1351fc2130cSYann Gautier #define GPIO_BANK_C			U(2)
1361fc2130cSYann Gautier #define GPIO_BANK_D			U(3)
1371fc2130cSYann Gautier #define GPIO_BANK_E			U(4)
1381fc2130cSYann Gautier #define GPIO_BANK_F			U(5)
1391fc2130cSYann Gautier #define GPIO_BANK_G			U(6)
1401fc2130cSYann Gautier #define GPIO_BANK_H			U(7)
1411fc2130cSYann Gautier #define GPIO_BANK_I			U(8)
1421fc2130cSYann Gautier #define GPIO_BANK_J			U(9)
1431fc2130cSYann Gautier #define GPIO_BANK_K			U(10)
1441fc2130cSYann Gautier #define GPIO_BANK_Z			U(25)
1451fc2130cSYann Gautier 
1461fc2130cSYann Gautier #define STM32MP_GPIOZ_PIN_MAX_COUNT	8
1471fc2130cSYann Gautier 
1481fc2130cSYann Gautier /*******************************************************************************
1494353bb20SYann Gautier  * STM32MP1 UART
1504353bb20SYann Gautier  ******************************************************************************/
1514353bb20SYann Gautier #define USART1_BASE			U(0x5C000000)
1524353bb20SYann Gautier #define USART2_BASE			U(0x4000E000)
1534353bb20SYann Gautier #define USART3_BASE			U(0x4000F000)
1544353bb20SYann Gautier #define UART4_BASE			U(0x40010000)
1554353bb20SYann Gautier #define UART5_BASE			U(0x40011000)
1564353bb20SYann Gautier #define USART6_BASE			U(0x44003000)
1574353bb20SYann Gautier #define UART7_BASE			U(0x40018000)
1584353bb20SYann Gautier #define UART8_BASE			U(0x40019000)
1591fc2130cSYann Gautier #define STM32MP1_UART_BAUDRATE		U(115200)
1601fc2130cSYann Gautier 
1611fc2130cSYann Gautier /* For UART crash console */
1624353bb20SYann Gautier #define STM32MP1_DEBUG_USART_BASE	UART4_BASE
1631fc2130cSYann Gautier /* UART4 on HSI@64MHz, TX on GPIOG11 Alternate 6 */
1641fc2130cSYann Gautier #define STM32MP1_DEBUG_USART_CLK_FRQ	64000000
1651fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_BANK_ADDRESS	GPIOG_BASE
1661fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_REG	RCC_MP_AHB4ENSETR
1671fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_EN	RCC_MP_AHB4ENSETR_GPIOGEN
1681fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_PORT		11
1691fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_ALTERNATE	6
1701fc2130cSYann Gautier #define DEBUG_UART_TX_CLKSRC_REG	RCC_UART24CKSELR
1711fc2130cSYann Gautier #define DEBUG_UART_TX_CLKSRC		RCC_UART24CKSELR_HSI
1721fc2130cSYann Gautier #define DEBUG_UART_TX_EN_REG		RCC_MP_APB1ENSETR
1731fc2130cSYann Gautier #define DEBUG_UART_TX_EN		RCC_MP_APB1ENSETR_UART4EN
1744353bb20SYann Gautier 
1754353bb20SYann Gautier /*******************************************************************************
1764353bb20SYann Gautier  * STM32MP1 TZC (TZ400)
1774353bb20SYann Gautier  ******************************************************************************/
1784353bb20SYann Gautier #define STM32MP1_TZC_BASE		U(0x5C006000)
1794353bb20SYann Gautier 
1804353bb20SYann Gautier #define STM32MP1_TZC_A7_ID		U(0)
1814353bb20SYann Gautier #define STM32MP1_TZC_LCD_ID		U(3)
1824353bb20SYann Gautier #define STM32MP1_TZC_GPU_ID		U(4)
1834353bb20SYann Gautier #define STM32MP1_TZC_MDMA_ID		U(5)
1844353bb20SYann Gautier #define STM32MP1_TZC_DMA_ID		U(6)
1854353bb20SYann Gautier #define STM32MP1_TZC_USB_HOST_ID	U(7)
1864353bb20SYann Gautier #define STM32MP1_TZC_USB_OTG_ID		U(8)
1874353bb20SYann Gautier #define STM32MP1_TZC_SDMMC_ID		U(9)
1884353bb20SYann Gautier #define STM32MP1_TZC_ETH_ID		U(10)
1894353bb20SYann Gautier #define STM32MP1_TZC_DAP_ID		U(15)
1904353bb20SYann Gautier 
19159a1cdf1SYann Gautier #define STM32MP1_FILTER_BIT_ALL		U(3)
1924353bb20SYann Gautier 
1934353bb20SYann Gautier /*******************************************************************************
1944353bb20SYann Gautier  * STM32MP1 SDMMC
1954353bb20SYann Gautier  ******************************************************************************/
1964353bb20SYann Gautier #define STM32MP1_SDMMC1_BASE		U(0x58005000)
1974353bb20SYann Gautier #define STM32MP1_SDMMC2_BASE		U(0x58007000)
1984353bb20SYann Gautier #define STM32MP1_SDMMC3_BASE		U(0x48004000)
1994353bb20SYann Gautier 
2008e2e5e8bSYann Gautier #define STM32MP1_MMC_INIT_FREQ			400000		/*400 KHz*/
2014353bb20SYann Gautier #define STM32MP1_SD_NORMAL_SPEED_MAX_FREQ	25000000	/*25 MHz*/
2024353bb20SYann Gautier #define STM32MP1_SD_HIGH_SPEED_MAX_FREQ		50000000	/*50 MHz*/
2034353bb20SYann Gautier #define STM32MP1_EMMC_NORMAL_SPEED_MAX_FREQ	26000000	/*26 MHz*/
2044353bb20SYann Gautier #define STM32MP1_EMMC_HIGH_SPEED_MAX_FREQ	52000000	/*52 MHz*/
2054353bb20SYann Gautier 
2064353bb20SYann Gautier /*******************************************************************************
20788ef0425SYann Gautier  * STM32MP1 BSEC / OTP
20888ef0425SYann Gautier  ******************************************************************************/
20988ef0425SYann Gautier #define STM32MP1_OTP_MAX_ID		0x5FU
21088ef0425SYann Gautier #define STM32MP1_UPPER_OTP_START	0x20U
21188ef0425SYann Gautier 
21288ef0425SYann Gautier #define OTP_MAX_SIZE			(STM32MP1_OTP_MAX_ID + 1U)
21388ef0425SYann Gautier 
21488ef0425SYann Gautier /* OTP offsets */
21588ef0425SYann Gautier #define DATA0_OTP			U(0)
21688ef0425SYann Gautier 
21788ef0425SYann Gautier /* OTP mask */
21888ef0425SYann Gautier /* DATA0 */
21988ef0425SYann Gautier #define DATA0_OTP_SECURED		BIT(6)
22088ef0425SYann Gautier 
22188ef0425SYann Gautier /*******************************************************************************
222e58a53fbSYann Gautier  * STM32MP1 TAMP
223e58a53fbSYann Gautier  ******************************************************************************/
224e58a53fbSYann Gautier #define TAMP_BASE			U(0x5C00A000)
225e58a53fbSYann Gautier #define TAMP_BKP_REGISTER_BASE		(TAMP_BASE + U(0x100))
226e58a53fbSYann Gautier 
227e58a53fbSYann Gautier #if !(defined(__LINKER__) || defined(__ASSEMBLY__))
228e58a53fbSYann Gautier static inline uint32_t tamp_bkpr(uint32_t idx)
229e58a53fbSYann Gautier {
230e58a53fbSYann Gautier 	return TAMP_BKP_REGISTER_BASE + (idx << 2);
231e58a53fbSYann Gautier }
232e58a53fbSYann Gautier #endif
233e58a53fbSYann Gautier 
234e58a53fbSYann Gautier /*******************************************************************************
2354353bb20SYann Gautier  * STM32MP1 DDRCTRL
2364353bb20SYann Gautier  ******************************************************************************/
2374353bb20SYann Gautier #define DDRCTRL_BASE			U(0x5A003000)
2384353bb20SYann Gautier 
2394353bb20SYann Gautier /*******************************************************************************
2404353bb20SYann Gautier  * STM32MP1 DDRPHYC
2414353bb20SYann Gautier  ******************************************************************************/
2424353bb20SYann Gautier #define DDRPHYC_BASE			U(0x5A004000)
2434353bb20SYann Gautier 
2444353bb20SYann Gautier /*******************************************************************************
2454353bb20SYann Gautier  * STM32MP1 I2C4
2464353bb20SYann Gautier  ******************************************************************************/
2474353bb20SYann Gautier #define I2C4_BASE			U(0x5C002000)
2484353bb20SYann Gautier 
2494353bb20SYann Gautier #endif /* STM32MP1_DEF_H */
250