112e21dfdSLionel Debieve /* 2356ed961SYann Gautier * Copyright (c) 2019-2022, STMicroelectronics - All Rights Reserved 312e21dfdSLionel Debieve * 412e21dfdSLionel Debieve * SPDX-License-Identifier: BSD-3-Clause 512e21dfdSLionel Debieve */ 612e21dfdSLionel Debieve 79ee2510bSLionel Debieve #include <assert.h> 812e21dfdSLionel Debieve #include <errno.h> 912e21dfdSLionel Debieve 10356ed961SYann Gautier #include <common/debug.h> 1112e21dfdSLionel Debieve #include <drivers/nand.h> 12ca661a00SMadhukar Pappireddy #include <drivers/raw_nand.h> 13ca661a00SMadhukar Pappireddy #include <drivers/spi_nand.h> 14ca661a00SMadhukar Pappireddy #include <drivers/spi_nor.h> 1512e21dfdSLionel Debieve #include <lib/utils.h> 1612e21dfdSLionel Debieve #include <plat/common/platform.h> 1712e21dfdSLionel Debieve 1857044228SLionel Debieve #if STM32MP_RAW_NAND || STM32MP_SPI_NAND 199ee2510bSLionel Debieve #if STM32MP13 209ee2510bSLionel Debieve void plat_get_scratch_buffer(void **buffer_addr, size_t *buf_size) 219ee2510bSLionel Debieve { 229ee2510bSLionel Debieve assert(buffer_addr != NULL); 239ee2510bSLionel Debieve assert(buf_size != NULL); 249ee2510bSLionel Debieve 259ee2510bSLionel Debieve *buffer_addr = (void *)STM32MP_MTD_BUFFER; 269ee2510bSLionel Debieve *buf_size = PLATFORM_MTD_MAX_PAGE_SIZE; 279ee2510bSLionel Debieve } 289ee2510bSLionel Debieve #endif 299ee2510bSLionel Debieve 3057044228SLionel Debieve static int get_data_from_otp(struct nand_device *nand_dev, bool is_slc) 3112e21dfdSLionel Debieve { 3212e21dfdSLionel Debieve uint32_t nand_param; 33*d3434dcaSYann Gautier uint32_t nand2_param __maybe_unused; 3412e21dfdSLionel Debieve 3512e21dfdSLionel Debieve /* Check if NAND parameters are stored in OTP */ 36ae3ce8b2SLionel Debieve if (stm32_get_otp_value(NAND_OTP, &nand_param) != 0) { 37ae3ce8b2SLionel Debieve ERROR("BSEC: NAND_OTP Error\n"); 3812e21dfdSLionel Debieve return -EACCES; 3912e21dfdSLionel Debieve } 4012e21dfdSLionel Debieve 4112e21dfdSLionel Debieve if (nand_param == 0U) { 42*d3434dcaSYann Gautier #if STM32MP13 43*d3434dcaSYann Gautier if (is_slc) { 4412e21dfdSLionel Debieve return 0; 4512e21dfdSLionel Debieve } 46*d3434dcaSYann Gautier #endif 47*d3434dcaSYann Gautier #if STM32MP15 48*d3434dcaSYann Gautier return 0; 49*d3434dcaSYann Gautier #endif 50*d3434dcaSYann Gautier } 5112e21dfdSLionel Debieve 5212e21dfdSLionel Debieve if ((nand_param & NAND_PARAM_STORED_IN_OTP) == 0U) { 53*d3434dcaSYann Gautier #if STM32MP13 54*d3434dcaSYann Gautier if (is_slc) { 5512e21dfdSLionel Debieve goto ecc; 5612e21dfdSLionel Debieve } 57*d3434dcaSYann Gautier #endif 58*d3434dcaSYann Gautier #if STM32MP15 59*d3434dcaSYann Gautier goto ecc; 60*d3434dcaSYann Gautier #endif 61*d3434dcaSYann Gautier } 62*d3434dcaSYann Gautier 63*d3434dcaSYann Gautier #if STM32MP13 64*d3434dcaSYann Gautier if (stm32_get_otp_value(NAND2_OTP, &nand2_param) != 0) { 65*d3434dcaSYann Gautier ERROR("BSEC: NAND_OTP Error\n"); 66*d3434dcaSYann Gautier return -EACCES; 67*d3434dcaSYann Gautier } 68*d3434dcaSYann Gautier 69*d3434dcaSYann Gautier /* Check OTP configuration for this device */ 70*d3434dcaSYann Gautier if ((((nand2_param & NAND2_CONFIG_DISTRIB) == NAND2_PNAND_NAND1_SNAND_NAND2) && !is_slc) || 71*d3434dcaSYann Gautier (((nand2_param & NAND2_CONFIG_DISTRIB) == NAND2_PNAND_NAND2_SNAND_NAND1) && is_slc)) { 72*d3434dcaSYann Gautier nand_param = nand2_param << (NAND_PAGE_SIZE_SHIFT - NAND2_PAGE_SIZE_SHIFT); 73*d3434dcaSYann Gautier } 74*d3434dcaSYann Gautier #endif 7512e21dfdSLionel Debieve 7612e21dfdSLionel Debieve /* NAND parameter shall be read from OTP */ 7712e21dfdSLionel Debieve if ((nand_param & NAND_WIDTH_MASK) != 0U) { 7812e21dfdSLionel Debieve nand_dev->buswidth = NAND_BUS_WIDTH_16; 7912e21dfdSLionel Debieve } else { 8012e21dfdSLionel Debieve nand_dev->buswidth = NAND_BUS_WIDTH_8; 8112e21dfdSLionel Debieve } 8212e21dfdSLionel Debieve 8312e21dfdSLionel Debieve switch ((nand_param & NAND_PAGE_SIZE_MASK) >> NAND_PAGE_SIZE_SHIFT) { 8412e21dfdSLionel Debieve case NAND_PAGE_SIZE_2K: 8512e21dfdSLionel Debieve nand_dev->page_size = 0x800U; 8612e21dfdSLionel Debieve break; 8712e21dfdSLionel Debieve 8812e21dfdSLionel Debieve case NAND_PAGE_SIZE_4K: 8912e21dfdSLionel Debieve nand_dev->page_size = 0x1000U; 9012e21dfdSLionel Debieve break; 9112e21dfdSLionel Debieve 9212e21dfdSLionel Debieve case NAND_PAGE_SIZE_8K: 9312e21dfdSLionel Debieve nand_dev->page_size = 0x2000U; 9412e21dfdSLionel Debieve break; 9512e21dfdSLionel Debieve 9612e21dfdSLionel Debieve default: 9712e21dfdSLionel Debieve ERROR("Cannot read NAND page size\n"); 9812e21dfdSLionel Debieve return -EINVAL; 9912e21dfdSLionel Debieve } 10012e21dfdSLionel Debieve 10112e21dfdSLionel Debieve switch ((nand_param & NAND_BLOCK_SIZE_MASK) >> NAND_BLOCK_SIZE_SHIFT) { 10212e21dfdSLionel Debieve case NAND_BLOCK_SIZE_64_PAGES: 10312e21dfdSLionel Debieve nand_dev->block_size = 64U * nand_dev->page_size; 10412e21dfdSLionel Debieve break; 10512e21dfdSLionel Debieve 10612e21dfdSLionel Debieve case NAND_BLOCK_SIZE_128_PAGES: 10712e21dfdSLionel Debieve nand_dev->block_size = 128U * nand_dev->page_size; 10812e21dfdSLionel Debieve break; 10912e21dfdSLionel Debieve 11012e21dfdSLionel Debieve case NAND_BLOCK_SIZE_256_PAGES: 11112e21dfdSLionel Debieve nand_dev->block_size = 256U * nand_dev->page_size; 11212e21dfdSLionel Debieve break; 11312e21dfdSLionel Debieve 11412e21dfdSLionel Debieve default: 11512e21dfdSLionel Debieve ERROR("Cannot read NAND block size\n"); 11612e21dfdSLionel Debieve return -EINVAL; 11712e21dfdSLionel Debieve } 11812e21dfdSLionel Debieve 11912e21dfdSLionel Debieve nand_dev->size = ((nand_param & NAND_BLOCK_NB_MASK) >> 12012e21dfdSLionel Debieve NAND_BLOCK_NB_SHIFT) * 12112e21dfdSLionel Debieve NAND_BLOCK_NB_UNIT * nand_dev->block_size; 12212e21dfdSLionel Debieve 12312e21dfdSLionel Debieve ecc: 12457044228SLionel Debieve if (is_slc) { 12512e21dfdSLionel Debieve switch ((nand_param & NAND_ECC_BIT_NB_MASK) >> 12612e21dfdSLionel Debieve NAND_ECC_BIT_NB_SHIFT) { 12712e21dfdSLionel Debieve case NAND_ECC_BIT_NB_1_BITS: 12812e21dfdSLionel Debieve nand_dev->ecc.max_bit_corr = 1U; 12912e21dfdSLionel Debieve break; 13012e21dfdSLionel Debieve 13112e21dfdSLionel Debieve case NAND_ECC_BIT_NB_4_BITS: 13212e21dfdSLionel Debieve nand_dev->ecc.max_bit_corr = 4U; 13312e21dfdSLionel Debieve break; 13412e21dfdSLionel Debieve 13512e21dfdSLionel Debieve case NAND_ECC_BIT_NB_8_BITS: 13612e21dfdSLionel Debieve nand_dev->ecc.max_bit_corr = 8U; 13712e21dfdSLionel Debieve break; 13812e21dfdSLionel Debieve 13912e21dfdSLionel Debieve case NAND_ECC_ON_DIE: 14012e21dfdSLionel Debieve nand_dev->ecc.mode = NAND_ECC_ONDIE; 14112e21dfdSLionel Debieve break; 14212e21dfdSLionel Debieve 14312e21dfdSLionel Debieve default: 14412e21dfdSLionel Debieve if (nand_dev->ecc.max_bit_corr == 0U) { 14512e21dfdSLionel Debieve ERROR("No valid eccbit number\n"); 14612e21dfdSLionel Debieve return -EINVAL; 14712e21dfdSLionel Debieve } 14812e21dfdSLionel Debieve } 14957044228SLionel Debieve } else { 15057044228SLionel Debieve /* Selected multiple plane NAND */ 15157044228SLionel Debieve if ((nand_param & NAND_PLANE_BIT_NB_MASK) != 0U) { 15257044228SLionel Debieve nand_dev->nb_planes = 2U; 15357044228SLionel Debieve } else { 15457044228SLionel Debieve nand_dev->nb_planes = 1U; 15557044228SLionel Debieve } 15657044228SLionel Debieve } 15712e21dfdSLionel Debieve 15843bbdca0SYann Gautier VERBOSE("OTP: Block %u Page %u Size %llu\n", nand_dev->block_size, 15912e21dfdSLionel Debieve nand_dev->page_size, nand_dev->size); 16012e21dfdSLionel Debieve 16112e21dfdSLionel Debieve return 0; 16212e21dfdSLionel Debieve } 16357044228SLionel Debieve #endif /* STM32MP_RAW_NAND || STM32MP_SPI_NAND */ 16412e21dfdSLionel Debieve 16512e21dfdSLionel Debieve #if STM32MP_RAW_NAND 16612e21dfdSLionel Debieve int plat_get_raw_nand_data(struct rawnand_device *device) 16712e21dfdSLionel Debieve { 16812e21dfdSLionel Debieve device->nand_dev->ecc.mode = NAND_ECC_HW; 16912e21dfdSLionel Debieve device->nand_dev->ecc.size = SZ_512; 17012e21dfdSLionel Debieve 17157044228SLionel Debieve return get_data_from_otp(device->nand_dev, true); 17257044228SLionel Debieve } 17357044228SLionel Debieve #endif 17457044228SLionel Debieve 17557044228SLionel Debieve #if STM32MP_SPI_NAND 17657044228SLionel Debieve int plat_get_spi_nand_data(struct spinand_device *device) 17757044228SLionel Debieve { 17857044228SLionel Debieve zeromem(&device->spi_read_cache_op, sizeof(struct spi_mem_op)); 17957044228SLionel Debieve device->spi_read_cache_op.cmd.opcode = SPI_NAND_OP_READ_FROM_CACHE_4X; 18057044228SLionel Debieve device->spi_read_cache_op.cmd.buswidth = SPI_MEM_BUSWIDTH_1_LINE; 18157044228SLionel Debieve device->spi_read_cache_op.addr.nbytes = 2U; 18257044228SLionel Debieve device->spi_read_cache_op.addr.buswidth = SPI_MEM_BUSWIDTH_1_LINE; 18357044228SLionel Debieve device->spi_read_cache_op.dummy.nbytes = 1U; 18457044228SLionel Debieve device->spi_read_cache_op.dummy.buswidth = SPI_MEM_BUSWIDTH_1_LINE; 18557044228SLionel Debieve device->spi_read_cache_op.data.buswidth = SPI_MEM_BUSWIDTH_4_LINE; 18657044228SLionel Debieve device->spi_read_cache_op.data.dir = SPI_MEM_DATA_IN; 18757044228SLionel Debieve 18857044228SLionel Debieve return get_data_from_otp(device->nand_dev, false); 18912e21dfdSLionel Debieve } 19012e21dfdSLionel Debieve #endif 19112e21dfdSLionel Debieve 192b1b218fbSLionel Debieve #if STM32MP_SPI_NOR 193b1b218fbSLionel Debieve int plat_get_nor_data(struct nor_device *device) 194b1b218fbSLionel Debieve { 195b1b218fbSLionel Debieve device->size = SZ_64M; 196b1b218fbSLionel Debieve 197b1b218fbSLionel Debieve zeromem(&device->read_op, sizeof(struct spi_mem_op)); 198b1b218fbSLionel Debieve device->read_op.cmd.opcode = SPI_NOR_OP_READ_1_1_4; 199b1b218fbSLionel Debieve device->read_op.cmd.buswidth = SPI_MEM_BUSWIDTH_1_LINE; 200b1b218fbSLionel Debieve device->read_op.addr.nbytes = 3U; 201b1b218fbSLionel Debieve device->read_op.addr.buswidth = SPI_MEM_BUSWIDTH_1_LINE; 202b1b218fbSLionel Debieve device->read_op.dummy.nbytes = 1U; 203b1b218fbSLionel Debieve device->read_op.dummy.buswidth = SPI_MEM_BUSWIDTH_1_LINE; 204b1b218fbSLionel Debieve device->read_op.data.buswidth = SPI_MEM_BUSWIDTH_4_LINE; 205b1b218fbSLionel Debieve device->read_op.data.dir = SPI_MEM_DATA_IN; 206b1b218fbSLionel Debieve 207b1b218fbSLionel Debieve return 0; 208b1b218fbSLionel Debieve } 209b1b218fbSLionel Debieve #endif 210