xref: /rk3399_ARM-atf/plat/st/stm32mp1/stm32mp1_boot_device.c (revision ca661a0092c8ead5ac7df57c55fffcc835d9c0b9)
112e21dfdSLionel Debieve /*
212e21dfdSLionel Debieve  * Copyright (c) 2019, STMicroelectronics - All Rights Reserved
312e21dfdSLionel Debieve  *
412e21dfdSLionel Debieve  * SPDX-License-Identifier: BSD-3-Clause
512e21dfdSLionel Debieve  */
612e21dfdSLionel Debieve 
712e21dfdSLionel Debieve #include <errno.h>
812e21dfdSLionel Debieve 
912e21dfdSLionel Debieve #include <drivers/nand.h>
10*ca661a00SMadhukar Pappireddy #include <drivers/raw_nand.h>
11*ca661a00SMadhukar Pappireddy #include <drivers/spi_nand.h>
12*ca661a00SMadhukar Pappireddy #include <drivers/spi_nor.h>
1312e21dfdSLionel Debieve #include <lib/utils.h>
1412e21dfdSLionel Debieve #include <plat/common/platform.h>
1512e21dfdSLionel Debieve 
1612e21dfdSLionel Debieve #define SZ_512		0x200U
17b1b218fbSLionel Debieve #define SZ_64M		0x4000000U
1812e21dfdSLionel Debieve 
1957044228SLionel Debieve #if STM32MP_RAW_NAND || STM32MP_SPI_NAND
2057044228SLionel Debieve static int get_data_from_otp(struct nand_device *nand_dev, bool is_slc)
2112e21dfdSLionel Debieve {
2212e21dfdSLionel Debieve 	int result;
2312e21dfdSLionel Debieve 	uint32_t nand_param;
2412e21dfdSLionel Debieve 
2512e21dfdSLionel Debieve 	/* Check if NAND parameters are stored in OTP */
2612e21dfdSLionel Debieve 	result = bsec_shadow_read_otp(&nand_param, NAND_OTP);
2712e21dfdSLionel Debieve 	if (result != BSEC_OK) {
2812e21dfdSLionel Debieve 		ERROR("BSEC: NAND_OTP Error %i\n", result);
2912e21dfdSLionel Debieve 		return -EACCES;
3012e21dfdSLionel Debieve 	}
3112e21dfdSLionel Debieve 
3212e21dfdSLionel Debieve 	if (nand_param == 0U) {
3312e21dfdSLionel Debieve 		return 0;
3412e21dfdSLionel Debieve 	}
3512e21dfdSLionel Debieve 
3612e21dfdSLionel Debieve 	if ((nand_param & NAND_PARAM_STORED_IN_OTP) == 0U) {
3712e21dfdSLionel Debieve 		goto ecc;
3812e21dfdSLionel Debieve 	}
3912e21dfdSLionel Debieve 
4012e21dfdSLionel Debieve 	/* NAND parameter shall be read from OTP */
4112e21dfdSLionel Debieve 	if ((nand_param & NAND_WIDTH_MASK) != 0U) {
4212e21dfdSLionel Debieve 		nand_dev->buswidth = NAND_BUS_WIDTH_16;
4312e21dfdSLionel Debieve 	} else {
4412e21dfdSLionel Debieve 		nand_dev->buswidth = NAND_BUS_WIDTH_8;
4512e21dfdSLionel Debieve 	}
4612e21dfdSLionel Debieve 
4712e21dfdSLionel Debieve 	switch ((nand_param & NAND_PAGE_SIZE_MASK) >> NAND_PAGE_SIZE_SHIFT) {
4812e21dfdSLionel Debieve 	case NAND_PAGE_SIZE_2K:
4912e21dfdSLionel Debieve 		nand_dev->page_size = 0x800U;
5012e21dfdSLionel Debieve 		break;
5112e21dfdSLionel Debieve 
5212e21dfdSLionel Debieve 	case NAND_PAGE_SIZE_4K:
5312e21dfdSLionel Debieve 		nand_dev->page_size = 0x1000U;
5412e21dfdSLionel Debieve 		break;
5512e21dfdSLionel Debieve 
5612e21dfdSLionel Debieve 	case NAND_PAGE_SIZE_8K:
5712e21dfdSLionel Debieve 		nand_dev->page_size = 0x2000U;
5812e21dfdSLionel Debieve 		break;
5912e21dfdSLionel Debieve 
6012e21dfdSLionel Debieve 	default:
6112e21dfdSLionel Debieve 		ERROR("Cannot read NAND page size\n");
6212e21dfdSLionel Debieve 		return -EINVAL;
6312e21dfdSLionel Debieve 	}
6412e21dfdSLionel Debieve 
6512e21dfdSLionel Debieve 	switch ((nand_param & NAND_BLOCK_SIZE_MASK) >> NAND_BLOCK_SIZE_SHIFT) {
6612e21dfdSLionel Debieve 	case NAND_BLOCK_SIZE_64_PAGES:
6712e21dfdSLionel Debieve 		nand_dev->block_size = 64U * nand_dev->page_size;
6812e21dfdSLionel Debieve 		break;
6912e21dfdSLionel Debieve 
7012e21dfdSLionel Debieve 	case NAND_BLOCK_SIZE_128_PAGES:
7112e21dfdSLionel Debieve 		nand_dev->block_size = 128U * nand_dev->page_size;
7212e21dfdSLionel Debieve 		break;
7312e21dfdSLionel Debieve 
7412e21dfdSLionel Debieve 	case NAND_BLOCK_SIZE_256_PAGES:
7512e21dfdSLionel Debieve 		nand_dev->block_size = 256U * nand_dev->page_size;
7612e21dfdSLionel Debieve 		break;
7712e21dfdSLionel Debieve 
7812e21dfdSLionel Debieve 	default:
7912e21dfdSLionel Debieve 		ERROR("Cannot read NAND block size\n");
8012e21dfdSLionel Debieve 		return -EINVAL;
8112e21dfdSLionel Debieve 	}
8212e21dfdSLionel Debieve 
8312e21dfdSLionel Debieve 	nand_dev->size = ((nand_param & NAND_BLOCK_NB_MASK) >>
8412e21dfdSLionel Debieve 			  NAND_BLOCK_NB_SHIFT) *
8512e21dfdSLionel Debieve 		NAND_BLOCK_NB_UNIT * nand_dev->block_size;
8612e21dfdSLionel Debieve 
8712e21dfdSLionel Debieve ecc:
8857044228SLionel Debieve 	if (is_slc) {
8912e21dfdSLionel Debieve 		switch ((nand_param & NAND_ECC_BIT_NB_MASK) >>
9012e21dfdSLionel Debieve 			NAND_ECC_BIT_NB_SHIFT) {
9112e21dfdSLionel Debieve 		case NAND_ECC_BIT_NB_1_BITS:
9212e21dfdSLionel Debieve 			nand_dev->ecc.max_bit_corr = 1U;
9312e21dfdSLionel Debieve 			break;
9412e21dfdSLionel Debieve 
9512e21dfdSLionel Debieve 		case NAND_ECC_BIT_NB_4_BITS:
9612e21dfdSLionel Debieve 			nand_dev->ecc.max_bit_corr = 4U;
9712e21dfdSLionel Debieve 			break;
9812e21dfdSLionel Debieve 
9912e21dfdSLionel Debieve 		case NAND_ECC_BIT_NB_8_BITS:
10012e21dfdSLionel Debieve 			nand_dev->ecc.max_bit_corr = 8U;
10112e21dfdSLionel Debieve 			break;
10212e21dfdSLionel Debieve 
10312e21dfdSLionel Debieve 		case NAND_ECC_ON_DIE:
10412e21dfdSLionel Debieve 			nand_dev->ecc.mode = NAND_ECC_ONDIE;
10512e21dfdSLionel Debieve 			break;
10612e21dfdSLionel Debieve 
10712e21dfdSLionel Debieve 		default:
10812e21dfdSLionel Debieve 			if (nand_dev->ecc.max_bit_corr == 0U) {
10912e21dfdSLionel Debieve 				ERROR("No valid eccbit number\n");
11012e21dfdSLionel Debieve 				return -EINVAL;
11112e21dfdSLionel Debieve 			}
11212e21dfdSLionel Debieve 		}
11357044228SLionel Debieve 	} else {
11457044228SLionel Debieve 		/* Selected multiple plane NAND */
11557044228SLionel Debieve 		if ((nand_param & NAND_PLANE_BIT_NB_MASK) != 0U) {
11657044228SLionel Debieve 			nand_dev->nb_planes = 2U;
11757044228SLionel Debieve 		} else {
11857044228SLionel Debieve 			nand_dev->nb_planes = 1U;
11957044228SLionel Debieve 		}
12057044228SLionel Debieve 	}
12112e21dfdSLionel Debieve 
12212e21dfdSLionel Debieve 	VERBOSE("OTP: Block %i Page %i Size %lli\n", nand_dev->block_size,
12312e21dfdSLionel Debieve 	     nand_dev->page_size, nand_dev->size);
12412e21dfdSLionel Debieve 
12512e21dfdSLionel Debieve 	return 0;
12612e21dfdSLionel Debieve }
12757044228SLionel Debieve #endif /* STM32MP_RAW_NAND || STM32MP_SPI_NAND */
12812e21dfdSLionel Debieve 
12912e21dfdSLionel Debieve #if STM32MP_RAW_NAND
13012e21dfdSLionel Debieve int plat_get_raw_nand_data(struct rawnand_device *device)
13112e21dfdSLionel Debieve {
13212e21dfdSLionel Debieve 	device->nand_dev->ecc.mode = NAND_ECC_HW;
13312e21dfdSLionel Debieve 	device->nand_dev->ecc.size = SZ_512;
13412e21dfdSLionel Debieve 
13557044228SLionel Debieve 	return get_data_from_otp(device->nand_dev, true);
13657044228SLionel Debieve }
13757044228SLionel Debieve #endif
13857044228SLionel Debieve 
13957044228SLionel Debieve #if STM32MP_SPI_NAND
14057044228SLionel Debieve int plat_get_spi_nand_data(struct spinand_device *device)
14157044228SLionel Debieve {
14257044228SLionel Debieve 	zeromem(&device->spi_read_cache_op, sizeof(struct spi_mem_op));
14357044228SLionel Debieve 	device->spi_read_cache_op.cmd.opcode = SPI_NAND_OP_READ_FROM_CACHE_4X;
14457044228SLionel Debieve 	device->spi_read_cache_op.cmd.buswidth = SPI_MEM_BUSWIDTH_1_LINE;
14557044228SLionel Debieve 	device->spi_read_cache_op.addr.nbytes = 2U;
14657044228SLionel Debieve 	device->spi_read_cache_op.addr.buswidth = SPI_MEM_BUSWIDTH_1_LINE;
14757044228SLionel Debieve 	device->spi_read_cache_op.dummy.nbytes = 1U;
14857044228SLionel Debieve 	device->spi_read_cache_op.dummy.buswidth = SPI_MEM_BUSWIDTH_1_LINE;
14957044228SLionel Debieve 	device->spi_read_cache_op.data.buswidth = SPI_MEM_BUSWIDTH_4_LINE;
15057044228SLionel Debieve 	device->spi_read_cache_op.data.dir = SPI_MEM_DATA_IN;
15157044228SLionel Debieve 
15257044228SLionel Debieve 	return get_data_from_otp(device->nand_dev, false);
15312e21dfdSLionel Debieve }
15412e21dfdSLionel Debieve #endif
15512e21dfdSLionel Debieve 
156b1b218fbSLionel Debieve #if STM32MP_SPI_NOR
157b1b218fbSLionel Debieve int plat_get_nor_data(struct nor_device *device)
158b1b218fbSLionel Debieve {
159b1b218fbSLionel Debieve 	device->size = SZ_64M;
160b1b218fbSLionel Debieve 
161b1b218fbSLionel Debieve 	zeromem(&device->read_op, sizeof(struct spi_mem_op));
162b1b218fbSLionel Debieve 	device->read_op.cmd.opcode = SPI_NOR_OP_READ_1_1_4;
163b1b218fbSLionel Debieve 	device->read_op.cmd.buswidth = SPI_MEM_BUSWIDTH_1_LINE;
164b1b218fbSLionel Debieve 	device->read_op.addr.nbytes = 3U;
165b1b218fbSLionel Debieve 	device->read_op.addr.buswidth = SPI_MEM_BUSWIDTH_1_LINE;
166b1b218fbSLionel Debieve 	device->read_op.dummy.nbytes = 1U;
167b1b218fbSLionel Debieve 	device->read_op.dummy.buswidth = SPI_MEM_BUSWIDTH_1_LINE;
168b1b218fbSLionel Debieve 	device->read_op.data.buswidth = SPI_MEM_BUSWIDTH_4_LINE;
169b1b218fbSLionel Debieve 	device->read_op.data.dir = SPI_MEM_DATA_IN;
170b1b218fbSLionel Debieve 
171b1b218fbSLionel Debieve 	return 0;
172b1b218fbSLionel Debieve }
173b1b218fbSLionel Debieve #endif
174