1c9d75b3cSYann Gautier /* 2*cddf1bd7SYann Gautier * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved. 3c9d75b3cSYann Gautier * 4c9d75b3cSYann Gautier * SPDX-License-Identifier: BSD-3-Clause 5c9d75b3cSYann Gautier */ 6c9d75b3cSYann Gautier 7c9d75b3cSYann Gautier #include <assert.h> 8c9d75b3cSYann Gautier #include <string.h> 9c9d75b3cSYann Gautier 10c9d75b3cSYann Gautier #include <platform_def.h> 11c9d75b3cSYann Gautier 12c9d75b3cSYann Gautier #include <arch_helpers.h> 13c9d75b3cSYann Gautier #include <common/debug.h> 14c9d75b3cSYann Gautier #include <drivers/io/io_block.h> 15c9d75b3cSYann Gautier #include <drivers/io/io_driver.h> 16c9d75b3cSYann Gautier #include <drivers/io/io_dummy.h> 1712e21dfdSLionel Debieve #include <drivers/io/io_mtd.h> 18c9d75b3cSYann Gautier #include <drivers/io/io_storage.h> 19c9d75b3cSYann Gautier #include <drivers/mmc.h> 20c9d75b3cSYann Gautier #include <drivers/partition/partition.h> 2112e21dfdSLionel Debieve #include <drivers/raw_nand.h> 2257044228SLionel Debieve #include <drivers/spi_nand.h> 23b1b218fbSLionel Debieve #include <drivers/spi_nor.h> 24c9d75b3cSYann Gautier #include <drivers/st/io_mmc.h> 25c9d75b3cSYann Gautier #include <drivers/st/io_stm32image.h> 2612e21dfdSLionel Debieve #include <drivers/st/stm32_fmc2_nand.h> 2757044228SLionel Debieve #include <drivers/st/stm32_qspi.h> 28c9d75b3cSYann Gautier #include <drivers/st/stm32_sdmmc2.h> 29c9d75b3cSYann Gautier #include <lib/mmio.h> 30c9d75b3cSYann Gautier #include <lib/utils.h> 31c9d75b3cSYann Gautier #include <plat/common/platform.h> 32c9d75b3cSYann Gautier 33c9d75b3cSYann Gautier /* IO devices */ 34c9d75b3cSYann Gautier static const io_dev_connector_t *dummy_dev_con; 35c9d75b3cSYann Gautier static uintptr_t dummy_dev_handle; 36c9d75b3cSYann Gautier static uintptr_t dummy_dev_spec; 37c9d75b3cSYann Gautier 38c9d75b3cSYann Gautier static uintptr_t image_dev_handle; 3946554b64SNicolas Le Bayon static uintptr_t storage_dev_handle; 40c9d75b3cSYann Gautier 4146554b64SNicolas Le Bayon #if STM32MP_SDMMC || STM32MP_EMMC 42*cddf1bd7SYann Gautier static struct mmc_device_info mmc_info; 43c9d75b3cSYann Gautier static io_block_spec_t gpt_block_spec = { 44c9d75b3cSYann Gautier .offset = 0, 45c9d75b3cSYann Gautier .length = 34 * MMC_BLOCK_SIZE, /* Size of GPT table */ 46c9d75b3cSYann Gautier }; 47c9d75b3cSYann Gautier 48c9d75b3cSYann Gautier static uint32_t block_buffer[MMC_BLOCK_SIZE] __aligned(MMC_BLOCK_SIZE); 49c9d75b3cSYann Gautier 50c9d75b3cSYann Gautier static const io_block_dev_spec_t mmc_block_dev_spec = { 51c9d75b3cSYann Gautier /* It's used as temp buffer in block driver */ 52c9d75b3cSYann Gautier .buffer = { 53c9d75b3cSYann Gautier .offset = (size_t)&block_buffer, 54c9d75b3cSYann Gautier .length = MMC_BLOCK_SIZE, 55c9d75b3cSYann Gautier }, 56c9d75b3cSYann Gautier .ops = { 57c9d75b3cSYann Gautier .read = mmc_read_blocks, 58c9d75b3cSYann Gautier .write = NULL, 59c9d75b3cSYann Gautier }, 60c9d75b3cSYann Gautier .block_size = MMC_BLOCK_SIZE, 61c9d75b3cSYann Gautier }; 62c9d75b3cSYann Gautier 63c9d75b3cSYann Gautier static const io_dev_connector_t *mmc_dev_con; 6446554b64SNicolas Le Bayon #endif /* STM32MP_SDMMC || STM32MP_EMMC */ 65c9d75b3cSYann Gautier 66b1b218fbSLionel Debieve #if STM32MP_SPI_NOR 67b1b218fbSLionel Debieve static io_mtd_dev_spec_t spi_nor_dev_spec = { 68b1b218fbSLionel Debieve .ops = { 69b1b218fbSLionel Debieve .init = spi_nor_init, 70b1b218fbSLionel Debieve .read = spi_nor_read, 71b1b218fbSLionel Debieve }, 72b1b218fbSLionel Debieve }; 73b1b218fbSLionel Debieve #endif 74b1b218fbSLionel Debieve 7512e21dfdSLionel Debieve #if STM32MP_RAW_NAND 7612e21dfdSLionel Debieve static io_mtd_dev_spec_t nand_dev_spec = { 7712e21dfdSLionel Debieve .ops = { 7812e21dfdSLionel Debieve .init = nand_raw_init, 7912e21dfdSLionel Debieve .read = nand_read, 8012e21dfdSLionel Debieve }, 8112e21dfdSLionel Debieve }; 8212e21dfdSLionel Debieve 8312e21dfdSLionel Debieve static const io_dev_connector_t *nand_dev_con; 8412e21dfdSLionel Debieve #endif 8512e21dfdSLionel Debieve 8657044228SLionel Debieve #if STM32MP_SPI_NAND 8757044228SLionel Debieve static io_mtd_dev_spec_t spi_nand_dev_spec = { 8857044228SLionel Debieve .ops = { 8957044228SLionel Debieve .init = spi_nand_init, 9057044228SLionel Debieve .read = nand_read, 9157044228SLionel Debieve }, 9257044228SLionel Debieve }; 93b1b218fbSLionel Debieve #endif 9457044228SLionel Debieve 95b1b218fbSLionel Debieve #if STM32MP_SPI_NAND || STM32MP_SPI_NOR 9657044228SLionel Debieve static const io_dev_connector_t *spi_dev_con; 9757044228SLionel Debieve #endif 9857044228SLionel Debieve 991989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 1001989a19cSYann Gautier static const struct stm32image_part_info optee_header_partition_spec = { 1011989a19cSYann Gautier .name = OPTEE_HEADER_IMAGE_NAME, 1021989a19cSYann Gautier .binary_type = OPTEE_HEADER_BINARY_TYPE, 1031989a19cSYann Gautier }; 1041989a19cSYann Gautier 1051989a19cSYann Gautier static const struct stm32image_part_info optee_pager_partition_spec = { 1061989a19cSYann Gautier .name = OPTEE_PAGER_IMAGE_NAME, 1071989a19cSYann Gautier .binary_type = OPTEE_PAGER_BINARY_TYPE, 1081989a19cSYann Gautier }; 1091989a19cSYann Gautier 1101989a19cSYann Gautier static const struct stm32image_part_info optee_paged_partition_spec = { 1111989a19cSYann Gautier .name = OPTEE_PAGED_IMAGE_NAME, 1121989a19cSYann Gautier .binary_type = OPTEE_PAGED_BINARY_TYPE, 1131989a19cSYann Gautier }; 1141989a19cSYann Gautier #else 115c9d75b3cSYann Gautier static const io_block_spec_t bl32_block_spec = { 116c9d75b3cSYann Gautier .offset = BL32_BASE, 1173f9c9784SYann Gautier .length = STM32MP_BL32_SIZE 118c9d75b3cSYann Gautier }; 1191989a19cSYann Gautier #endif 120c9d75b3cSYann Gautier 121c9d75b3cSYann Gautier static const io_block_spec_t bl2_block_spec = { 122c9d75b3cSYann Gautier .offset = BL2_BASE, 1233f9c9784SYann Gautier .length = STM32MP_BL2_SIZE, 124c9d75b3cSYann Gautier }; 125c9d75b3cSYann Gautier 126c9d75b3cSYann Gautier static const struct stm32image_part_info bl33_partition_spec = { 127c9d75b3cSYann Gautier .name = BL33_IMAGE_NAME, 128c9d75b3cSYann Gautier .binary_type = BL33_BINARY_TYPE, 129c9d75b3cSYann Gautier }; 130c9d75b3cSYann Gautier 131c9d75b3cSYann Gautier enum { 132c9d75b3cSYann Gautier IMG_IDX_BL33, 1331989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 1341989a19cSYann Gautier IMG_IDX_OPTEE_HEADER, 1351989a19cSYann Gautier IMG_IDX_OPTEE_PAGER, 1361989a19cSYann Gautier IMG_IDX_OPTEE_PAGED, 1371989a19cSYann Gautier #endif 138c9d75b3cSYann Gautier IMG_IDX_NUM 139c9d75b3cSYann Gautier }; 140c9d75b3cSYann Gautier 14146554b64SNicolas Le Bayon static struct stm32image_device_info stm32image_dev_info_spec __unused = { 142c9d75b3cSYann Gautier .lba_size = MMC_BLOCK_SIZE, 143c9d75b3cSYann Gautier .part_info[IMG_IDX_BL33] = { 144c9d75b3cSYann Gautier .name = BL33_IMAGE_NAME, 145c9d75b3cSYann Gautier .binary_type = BL33_BINARY_TYPE, 146c9d75b3cSYann Gautier }, 1471989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 1481989a19cSYann Gautier .part_info[IMG_IDX_OPTEE_HEADER] = { 1491989a19cSYann Gautier .name = OPTEE_HEADER_IMAGE_NAME, 1501989a19cSYann Gautier .binary_type = OPTEE_HEADER_BINARY_TYPE, 1511989a19cSYann Gautier }, 1521989a19cSYann Gautier .part_info[IMG_IDX_OPTEE_PAGER] = { 1531989a19cSYann Gautier .name = OPTEE_PAGER_IMAGE_NAME, 1541989a19cSYann Gautier .binary_type = OPTEE_PAGER_BINARY_TYPE, 1551989a19cSYann Gautier }, 1561989a19cSYann Gautier .part_info[IMG_IDX_OPTEE_PAGED] = { 1571989a19cSYann Gautier .name = OPTEE_PAGED_IMAGE_NAME, 1581989a19cSYann Gautier .binary_type = OPTEE_PAGED_BINARY_TYPE, 1591989a19cSYann Gautier }, 1601989a19cSYann Gautier #endif 161c9d75b3cSYann Gautier }; 162c9d75b3cSYann Gautier 163c9d75b3cSYann Gautier static io_block_spec_t stm32image_block_spec = { 164c9d75b3cSYann Gautier .offset = 0, 165c9d75b3cSYann Gautier .length = 0, 166c9d75b3cSYann Gautier }; 167c9d75b3cSYann Gautier 16846554b64SNicolas Le Bayon static const io_dev_connector_t *stm32image_dev_con __unused; 169c9d75b3cSYann Gautier 170c9d75b3cSYann Gautier static int open_dummy(const uintptr_t spec); 171c9d75b3cSYann Gautier static int open_image(const uintptr_t spec); 172c9d75b3cSYann Gautier static int open_storage(const uintptr_t spec); 173c9d75b3cSYann Gautier 174c9d75b3cSYann Gautier struct plat_io_policy { 175c9d75b3cSYann Gautier uintptr_t *dev_handle; 176c9d75b3cSYann Gautier uintptr_t image_spec; 177c9d75b3cSYann Gautier int (*check)(const uintptr_t spec); 178c9d75b3cSYann Gautier }; 179c9d75b3cSYann Gautier 180c9d75b3cSYann Gautier static const struct plat_io_policy policies[] = { 181c9d75b3cSYann Gautier [BL2_IMAGE_ID] = { 182c9d75b3cSYann Gautier .dev_handle = &dummy_dev_handle, 183c9d75b3cSYann Gautier .image_spec = (uintptr_t)&bl2_block_spec, 184c9d75b3cSYann Gautier .check = open_dummy 185c9d75b3cSYann Gautier }, 1861989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 1871989a19cSYann Gautier [BL32_IMAGE_ID] = { 1881989a19cSYann Gautier .dev_handle = &image_dev_handle, 1891989a19cSYann Gautier .image_spec = (uintptr_t)&optee_header_partition_spec, 1901989a19cSYann Gautier .check = open_image 1911989a19cSYann Gautier }, 1921989a19cSYann Gautier [BL32_EXTRA1_IMAGE_ID] = { 1931989a19cSYann Gautier .dev_handle = &image_dev_handle, 1941989a19cSYann Gautier .image_spec = (uintptr_t)&optee_pager_partition_spec, 1951989a19cSYann Gautier .check = open_image 1961989a19cSYann Gautier }, 1971989a19cSYann Gautier [BL32_EXTRA2_IMAGE_ID] = { 1981989a19cSYann Gautier .dev_handle = &image_dev_handle, 1991989a19cSYann Gautier .image_spec = (uintptr_t)&optee_paged_partition_spec, 2001989a19cSYann Gautier .check = open_image 2011989a19cSYann Gautier }, 2021989a19cSYann Gautier #else 203c9d75b3cSYann Gautier [BL32_IMAGE_ID] = { 204c9d75b3cSYann Gautier .dev_handle = &dummy_dev_handle, 205c9d75b3cSYann Gautier .image_spec = (uintptr_t)&bl32_block_spec, 206c9d75b3cSYann Gautier .check = open_dummy 207c9d75b3cSYann Gautier }, 2081989a19cSYann Gautier #endif 209c9d75b3cSYann Gautier [BL33_IMAGE_ID] = { 210c9d75b3cSYann Gautier .dev_handle = &image_dev_handle, 211c9d75b3cSYann Gautier .image_spec = (uintptr_t)&bl33_partition_spec, 212c9d75b3cSYann Gautier .check = open_image 213c9d75b3cSYann Gautier }, 21446554b64SNicolas Le Bayon #if STM32MP_SDMMC || STM32MP_EMMC 215c9d75b3cSYann Gautier [GPT_IMAGE_ID] = { 216c9d75b3cSYann Gautier .dev_handle = &storage_dev_handle, 217c9d75b3cSYann Gautier .image_spec = (uintptr_t)&gpt_block_spec, 218c9d75b3cSYann Gautier .check = open_storage 219c9d75b3cSYann Gautier }, 22046554b64SNicolas Le Bayon #endif 221c9d75b3cSYann Gautier [STM32_IMAGE_ID] = { 222c9d75b3cSYann Gautier .dev_handle = &storage_dev_handle, 223c9d75b3cSYann Gautier .image_spec = (uintptr_t)&stm32image_block_spec, 224c9d75b3cSYann Gautier .check = open_storage 225c9d75b3cSYann Gautier } 226c9d75b3cSYann Gautier }; 227c9d75b3cSYann Gautier 228c9d75b3cSYann Gautier static int open_dummy(const uintptr_t spec) 229c9d75b3cSYann Gautier { 230c9d75b3cSYann Gautier return io_dev_init(dummy_dev_handle, 0); 231c9d75b3cSYann Gautier } 232c9d75b3cSYann Gautier 233c9d75b3cSYann Gautier static int open_image(const uintptr_t spec) 234c9d75b3cSYann Gautier { 235c9d75b3cSYann Gautier return io_dev_init(image_dev_handle, 0); 236c9d75b3cSYann Gautier } 237c9d75b3cSYann Gautier 238c9d75b3cSYann Gautier static int open_storage(const uintptr_t spec) 239c9d75b3cSYann Gautier { 240c9d75b3cSYann Gautier return io_dev_init(storage_dev_handle, 0); 241c9d75b3cSYann Gautier } 242c9d75b3cSYann Gautier 243c9d75b3cSYann Gautier static void print_boot_device(boot_api_context_t *boot_context) 244c9d75b3cSYann Gautier { 245c9d75b3cSYann Gautier switch (boot_context->boot_interface_selected) { 246c9d75b3cSYann Gautier case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_SD: 247c9d75b3cSYann Gautier INFO("Using SDMMC\n"); 248c9d75b3cSYann Gautier break; 249c9d75b3cSYann Gautier case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_EMMC: 250c9d75b3cSYann Gautier INFO("Using EMMC\n"); 251c9d75b3cSYann Gautier break; 252b1b218fbSLionel Debieve case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NOR_QSPI: 253b1b218fbSLionel Debieve INFO("Using QSPI NOR\n"); 254b1b218fbSLionel Debieve break; 25512e21dfdSLionel Debieve case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_FMC: 25612e21dfdSLionel Debieve INFO("Using FMC NAND\n"); 25712e21dfdSLionel Debieve break; 25857044228SLionel Debieve case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_QSPI: 25957044228SLionel Debieve INFO("Using SPI NAND\n"); 26057044228SLionel Debieve break; 261c9d75b3cSYann Gautier default: 262c9d75b3cSYann Gautier ERROR("Boot interface not found\n"); 263c9d75b3cSYann Gautier panic(); 264c9d75b3cSYann Gautier break; 265c9d75b3cSYann Gautier } 266c9d75b3cSYann Gautier 267c9d75b3cSYann Gautier if (boot_context->boot_interface_instance != 0U) { 268c9d75b3cSYann Gautier INFO(" Instance %d\n", boot_context->boot_interface_instance); 269c9d75b3cSYann Gautier } 270c9d75b3cSYann Gautier } 271c9d75b3cSYann Gautier 27246554b64SNicolas Le Bayon #if STM32MP_SDMMC || STM32MP_EMMC 2730b1aa772SYann Gautier static void boot_mmc(enum mmc_device_type mmc_dev_type, 2740b1aa772SYann Gautier uint16_t boot_interface_instance) 275c9d75b3cSYann Gautier { 276c9d75b3cSYann Gautier int io_result __unused; 277c9d75b3cSYann Gautier uint8_t idx; 278c9d75b3cSYann Gautier struct stm32image_part_info *part; 279c9d75b3cSYann Gautier struct stm32_sdmmc2_params params; 280c9d75b3cSYann Gautier const partition_entry_t *entry; 281c9d75b3cSYann Gautier 28242beea8dSYann Gautier zeromem(¶ms, sizeof(struct stm32_sdmmc2_params)); 283c9d75b3cSYann Gautier 284*cddf1bd7SYann Gautier mmc_info.mmc_dev_type = mmc_dev_type; 285c9d75b3cSYann Gautier 2860b1aa772SYann Gautier switch (boot_interface_instance) { 287c9d75b3cSYann Gautier case 1: 2883f9c9784SYann Gautier params.reg_base = STM32MP_SDMMC1_BASE; 289c9d75b3cSYann Gautier break; 290c9d75b3cSYann Gautier case 2: 2913f9c9784SYann Gautier params.reg_base = STM32MP_SDMMC2_BASE; 292c9d75b3cSYann Gautier break; 293c9d75b3cSYann Gautier case 3: 2943f9c9784SYann Gautier params.reg_base = STM32MP_SDMMC3_BASE; 295c9d75b3cSYann Gautier break; 296c9d75b3cSYann Gautier default: 297c9d75b3cSYann Gautier WARN("SDMMC instance not found, using default\n"); 2980b1aa772SYann Gautier if (mmc_dev_type == MMC_IS_SD) { 2990b1aa772SYann Gautier params.reg_base = STM32MP_SDMMC1_BASE; 3000b1aa772SYann Gautier } else { 3010b1aa772SYann Gautier params.reg_base = STM32MP_SDMMC2_BASE; 3020b1aa772SYann Gautier } 303c9d75b3cSYann Gautier break; 304c9d75b3cSYann Gautier } 305c9d75b3cSYann Gautier 306*cddf1bd7SYann Gautier params.device_info = &mmc_info; 307c9d75b3cSYann Gautier if (stm32_sdmmc2_mmc_init(¶ms) != 0) { 3080b1aa772SYann Gautier ERROR("SDMMC%u init failed\n", boot_interface_instance); 309c9d75b3cSYann Gautier panic(); 310c9d75b3cSYann Gautier } 311c9d75b3cSYann Gautier 312c9d75b3cSYann Gautier /* Open MMC as a block device to read GPT table */ 313c9d75b3cSYann Gautier io_result = register_io_dev_block(&mmc_dev_con); 314c9d75b3cSYann Gautier if (io_result != 0) { 315c9d75b3cSYann Gautier panic(); 316c9d75b3cSYann Gautier } 317c9d75b3cSYann Gautier 3180b1aa772SYann Gautier io_result = io_dev_open(mmc_dev_con, (uintptr_t)&mmc_block_dev_spec, 319c9d75b3cSYann Gautier &storage_dev_handle); 320c9d75b3cSYann Gautier assert(io_result == 0); 321c9d75b3cSYann Gautier 322c9d75b3cSYann Gautier partition_init(GPT_IMAGE_ID); 323c9d75b3cSYann Gautier 324c9d75b3cSYann Gautier io_result = io_dev_close(storage_dev_handle); 325c9d75b3cSYann Gautier assert(io_result == 0); 326c9d75b3cSYann Gautier 327c9d75b3cSYann Gautier stm32image_dev_info_spec.device_size = 328c9d75b3cSYann Gautier stm32_sdmmc2_mmc_get_device_size(); 329c9d75b3cSYann Gautier 330c9d75b3cSYann Gautier for (idx = 0U; idx < IMG_IDX_NUM; idx++) { 331c9d75b3cSYann Gautier part = &stm32image_dev_info_spec.part_info[idx]; 332c9d75b3cSYann Gautier entry = get_partition_entry(part->name); 333c9d75b3cSYann Gautier if (entry == NULL) { 3340b1aa772SYann Gautier ERROR("Partition %s not found\n", part->name); 335c9d75b3cSYann Gautier panic(); 336c9d75b3cSYann Gautier } 337c9d75b3cSYann Gautier 338c9d75b3cSYann Gautier part->part_offset = entry->start; 339c9d75b3cSYann Gautier part->bkp_offset = 0U; 340c9d75b3cSYann Gautier } 341c9d75b3cSYann Gautier 342c9d75b3cSYann Gautier /* 343c9d75b3cSYann Gautier * Re-open MMC with io_mmc, for better perfs compared to 344c9d75b3cSYann Gautier * io_block. 345c9d75b3cSYann Gautier */ 346c9d75b3cSYann Gautier io_result = register_io_dev_mmc(&mmc_dev_con); 347c9d75b3cSYann Gautier assert(io_result == 0); 348c9d75b3cSYann Gautier 349c9d75b3cSYann Gautier io_result = io_dev_open(mmc_dev_con, 0, &storage_dev_handle); 350c9d75b3cSYann Gautier assert(io_result == 0); 351c9d75b3cSYann Gautier 352c9d75b3cSYann Gautier io_result = register_io_dev_stm32image(&stm32image_dev_con); 353c9d75b3cSYann Gautier assert(io_result == 0); 354c9d75b3cSYann Gautier 355c9d75b3cSYann Gautier io_result = io_dev_open(stm32image_dev_con, 356c9d75b3cSYann Gautier (uintptr_t)&stm32image_dev_info_spec, 357c9d75b3cSYann Gautier &image_dev_handle); 358c9d75b3cSYann Gautier assert(io_result == 0); 3590b1aa772SYann Gautier } 36046554b64SNicolas Le Bayon #endif /* STM32MP_SDMMC || STM32MP_EMMC */ 3610b1aa772SYann Gautier 362b1b218fbSLionel Debieve #if STM32MP_SPI_NOR 363b1b218fbSLionel Debieve static void boot_spi_nor(boot_api_context_t *boot_context) 364b1b218fbSLionel Debieve { 365b1b218fbSLionel Debieve int io_result __unused; 366b1b218fbSLionel Debieve uint8_t idx; 367b1b218fbSLionel Debieve struct stm32image_part_info *part; 368b1b218fbSLionel Debieve 369b1b218fbSLionel Debieve io_result = stm32_qspi_init(); 370b1b218fbSLionel Debieve assert(io_result == 0); 371b1b218fbSLionel Debieve 372b1b218fbSLionel Debieve io_result = register_io_dev_mtd(&spi_dev_con); 373b1b218fbSLionel Debieve assert(io_result == 0); 374b1b218fbSLionel Debieve 375b1b218fbSLionel Debieve /* Open connections to device */ 376b1b218fbSLionel Debieve io_result = io_dev_open(spi_dev_con, 377b1b218fbSLionel Debieve (uintptr_t)&spi_nor_dev_spec, 378b1b218fbSLionel Debieve &storage_dev_handle); 379b1b218fbSLionel Debieve assert(io_result == 0); 380b1b218fbSLionel Debieve 381b1b218fbSLionel Debieve stm32image_dev_info_spec.device_size = spi_nor_dev_spec.device_size; 382b1b218fbSLionel Debieve 383b1b218fbSLionel Debieve idx = IMG_IDX_BL33; 384b1b218fbSLionel Debieve part = &stm32image_dev_info_spec.part_info[idx]; 385b1b218fbSLionel Debieve part->part_offset = STM32MP_NOR_BL33_OFFSET; 386b1b218fbSLionel Debieve part->bkp_offset = 0U; 387b1b218fbSLionel Debieve 388b1b218fbSLionel Debieve #ifdef AARCH32_SP_OPTEE 389b1b218fbSLionel Debieve idx = IMG_IDX_OPTEE_HEADER; 390b1b218fbSLionel Debieve part = &stm32image_dev_info_spec.part_info[idx]; 391b1b218fbSLionel Debieve part->part_offset = STM32MP_NOR_TEEH_OFFSET; 392b1b218fbSLionel Debieve part->bkp_offset = 0U; 393b1b218fbSLionel Debieve 394b1b218fbSLionel Debieve idx = IMG_IDX_OPTEE_PAGED; 395b1b218fbSLionel Debieve part = &stm32image_dev_info_spec.part_info[idx]; 396b1b218fbSLionel Debieve part->part_offset = STM32MP_NOR_TEED_OFFSET; 397b1b218fbSLionel Debieve part->bkp_offset = 0U; 398b1b218fbSLionel Debieve 399b1b218fbSLionel Debieve idx = IMG_IDX_OPTEE_PAGER; 400b1b218fbSLionel Debieve part = &stm32image_dev_info_spec.part_info[idx]; 401b1b218fbSLionel Debieve part->part_offset = STM32MP_NOR_TEEX_OFFSET; 402b1b218fbSLionel Debieve part->bkp_offset = 0U; 403b1b218fbSLionel Debieve #endif 404b1b218fbSLionel Debieve 405b1b218fbSLionel Debieve io_result = register_io_dev_stm32image(&stm32image_dev_con); 406b1b218fbSLionel Debieve assert(io_result == 0); 407b1b218fbSLionel Debieve 408b1b218fbSLionel Debieve io_result = io_dev_open(stm32image_dev_con, 409b1b218fbSLionel Debieve (uintptr_t)&stm32image_dev_info_spec, 410b1b218fbSLionel Debieve &image_dev_handle); 411b1b218fbSLionel Debieve assert(io_result == 0); 412b1b218fbSLionel Debieve } 413b1b218fbSLionel Debieve #endif /* STM32MP_SPI_NOR */ 414b1b218fbSLionel Debieve 41512e21dfdSLionel Debieve #if STM32MP_RAW_NAND 41612e21dfdSLionel Debieve static void boot_fmc2_nand(boot_api_context_t *boot_context) 41712e21dfdSLionel Debieve { 41812e21dfdSLionel Debieve int io_result __unused; 41912e21dfdSLionel Debieve uint8_t idx; 42012e21dfdSLionel Debieve struct stm32image_part_info *part; 42112e21dfdSLionel Debieve 42212e21dfdSLionel Debieve io_result = stm32_fmc2_init(); 42312e21dfdSLionel Debieve assert(io_result == 0); 42412e21dfdSLionel Debieve 42512e21dfdSLionel Debieve /* Register the IO device on this platform */ 42612e21dfdSLionel Debieve io_result = register_io_dev_mtd(&nand_dev_con); 42712e21dfdSLionel Debieve assert(io_result == 0); 42812e21dfdSLionel Debieve 42912e21dfdSLionel Debieve /* Open connections to device */ 43012e21dfdSLionel Debieve io_result = io_dev_open(nand_dev_con, (uintptr_t)&nand_dev_spec, 43112e21dfdSLionel Debieve &storage_dev_handle); 43212e21dfdSLionel Debieve assert(io_result == 0); 43312e21dfdSLionel Debieve 43412e21dfdSLionel Debieve stm32image_dev_info_spec.device_size = nand_dev_spec.device_size; 43512e21dfdSLionel Debieve 43612e21dfdSLionel Debieve idx = IMG_IDX_BL33; 43712e21dfdSLionel Debieve part = &stm32image_dev_info_spec.part_info[idx]; 43812e21dfdSLionel Debieve part->part_offset = STM32MP_NAND_BL33_OFFSET; 43912e21dfdSLionel Debieve part->bkp_offset = nand_dev_spec.erase_size; 44012e21dfdSLionel Debieve 44112e21dfdSLionel Debieve #ifdef AARCH32_SP_OPTEE 44212e21dfdSLionel Debieve idx = IMG_IDX_OPTEE_HEADER; 44312e21dfdSLionel Debieve part = &stm32image_dev_info_spec.part_info[idx]; 44412e21dfdSLionel Debieve part->part_offset = STM32MP_NAND_TEEH_OFFSET; 44512e21dfdSLionel Debieve part->bkp_offset = nand_dev_spec.erase_size; 44612e21dfdSLionel Debieve 44712e21dfdSLionel Debieve idx = IMG_IDX_OPTEE_PAGED; 44812e21dfdSLionel Debieve part = &stm32image_dev_info_spec.part_info[idx]; 44912e21dfdSLionel Debieve part->part_offset = STM32MP_NAND_TEED_OFFSET; 45012e21dfdSLionel Debieve part->bkp_offset = nand_dev_spec.erase_size; 45112e21dfdSLionel Debieve 45212e21dfdSLionel Debieve idx = IMG_IDX_OPTEE_PAGER; 45312e21dfdSLionel Debieve part = &stm32image_dev_info_spec.part_info[idx]; 45412e21dfdSLionel Debieve part->part_offset = STM32MP_NAND_TEEX_OFFSET; 45512e21dfdSLionel Debieve part->bkp_offset = nand_dev_spec.erase_size; 45612e21dfdSLionel Debieve #endif 45712e21dfdSLionel Debieve 45812e21dfdSLionel Debieve io_result = register_io_dev_stm32image(&stm32image_dev_con); 45912e21dfdSLionel Debieve assert(io_result == 0); 46012e21dfdSLionel Debieve 46112e21dfdSLionel Debieve io_result = io_dev_open(stm32image_dev_con, 46212e21dfdSLionel Debieve (uintptr_t)&stm32image_dev_info_spec, 46312e21dfdSLionel Debieve &image_dev_handle); 46412e21dfdSLionel Debieve assert(io_result == 0); 46512e21dfdSLionel Debieve } 46612e21dfdSLionel Debieve #endif /* STM32MP_RAW_NAND */ 46712e21dfdSLionel Debieve 46857044228SLionel Debieve #if STM32MP_SPI_NAND 46957044228SLionel Debieve static void boot_spi_nand(boot_api_context_t *boot_context) 47057044228SLionel Debieve { 47157044228SLionel Debieve int io_result __unused; 47257044228SLionel Debieve uint8_t idx; 47357044228SLionel Debieve struct stm32image_part_info *part; 47457044228SLionel Debieve 47557044228SLionel Debieve io_result = stm32_qspi_init(); 47657044228SLionel Debieve assert(io_result == 0); 47757044228SLionel Debieve 47857044228SLionel Debieve io_result = register_io_dev_mtd(&spi_dev_con); 47957044228SLionel Debieve assert(io_result == 0); 48057044228SLionel Debieve 48157044228SLionel Debieve /* Open connections to device */ 48257044228SLionel Debieve io_result = io_dev_open(spi_dev_con, 48357044228SLionel Debieve (uintptr_t)&spi_nand_dev_spec, 48457044228SLionel Debieve &storage_dev_handle); 48557044228SLionel Debieve assert(io_result == 0); 48657044228SLionel Debieve 48757044228SLionel Debieve stm32image_dev_info_spec.device_size = 48857044228SLionel Debieve spi_nand_dev_spec.device_size; 48957044228SLionel Debieve 49057044228SLionel Debieve idx = IMG_IDX_BL33; 49157044228SLionel Debieve part = &stm32image_dev_info_spec.part_info[idx]; 49257044228SLionel Debieve part->part_offset = STM32MP_NAND_BL33_OFFSET; 49357044228SLionel Debieve part->bkp_offset = spi_nand_dev_spec.erase_size; 49457044228SLionel Debieve 49557044228SLionel Debieve #ifdef AARCH32_SP_OPTEE 49657044228SLionel Debieve idx = IMG_IDX_OPTEE_HEADER; 49757044228SLionel Debieve part = &stm32image_dev_info_spec.part_info[idx]; 49857044228SLionel Debieve part->part_offset = STM32MP_NAND_TEEH_OFFSET; 49957044228SLionel Debieve part->bkp_offset = spi_nand_dev_spec.erase_size; 50057044228SLionel Debieve 50157044228SLionel Debieve idx = IMG_IDX_OPTEE_PAGED; 50257044228SLionel Debieve part = &stm32image_dev_info_spec.part_info[idx]; 50357044228SLionel Debieve part->part_offset = STM32MP_NAND_TEED_OFFSET; 50457044228SLionel Debieve part->bkp_offset = spi_nand_dev_spec.erase_size; 50557044228SLionel Debieve 50657044228SLionel Debieve idx = IMG_IDX_OPTEE_PAGER; 50757044228SLionel Debieve part = &stm32image_dev_info_spec.part_info[idx]; 50857044228SLionel Debieve part->part_offset = STM32MP_NAND_TEEX_OFFSET; 50957044228SLionel Debieve part->bkp_offset = spi_nand_dev_spec.erase_size; 51057044228SLionel Debieve #endif 51157044228SLionel Debieve 51257044228SLionel Debieve io_result = register_io_dev_stm32image(&stm32image_dev_con); 51357044228SLionel Debieve assert(io_result == 0); 51457044228SLionel Debieve 51557044228SLionel Debieve io_result = io_dev_open(stm32image_dev_con, 51657044228SLionel Debieve (uintptr_t)&stm32image_dev_info_spec, 51757044228SLionel Debieve &image_dev_handle); 51857044228SLionel Debieve assert(io_result == 0); 51957044228SLionel Debieve } 52057044228SLionel Debieve #endif /* STM32MP_SPI_NAND */ 52157044228SLionel Debieve 5220b1aa772SYann Gautier void stm32mp_io_setup(void) 5230b1aa772SYann Gautier { 5240b1aa772SYann Gautier int io_result __unused; 5250b1aa772SYann Gautier boot_api_context_t *boot_context = 5260b1aa772SYann Gautier (boot_api_context_t *)stm32mp_get_boot_ctx_address(); 5270b1aa772SYann Gautier 5280b1aa772SYann Gautier print_boot_device(boot_context); 5290b1aa772SYann Gautier 5300b1aa772SYann Gautier if ((boot_context->boot_partition_used_toboot == 1U) || 5310b1aa772SYann Gautier (boot_context->boot_partition_used_toboot == 2U)) { 5320b1aa772SYann Gautier INFO("Boot used partition fsbl%d\n", 5330b1aa772SYann Gautier boot_context->boot_partition_used_toboot); 5340b1aa772SYann Gautier } 5350b1aa772SYann Gautier 5360b1aa772SYann Gautier io_result = register_io_dev_dummy(&dummy_dev_con); 5370b1aa772SYann Gautier assert(io_result == 0); 5380b1aa772SYann Gautier 5390b1aa772SYann Gautier io_result = io_dev_open(dummy_dev_con, dummy_dev_spec, 5400b1aa772SYann Gautier &dummy_dev_handle); 5410b1aa772SYann Gautier assert(io_result == 0); 5420b1aa772SYann Gautier 5430b1aa772SYann Gautier switch (boot_context->boot_interface_selected) { 54446554b64SNicolas Le Bayon #if STM32MP_SDMMC 5450b1aa772SYann Gautier case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_SD: 5460b1aa772SYann Gautier dmbsy(); 5470b1aa772SYann Gautier boot_mmc(MMC_IS_SD, boot_context->boot_interface_instance); 5480b1aa772SYann Gautier break; 54946554b64SNicolas Le Bayon #endif 55046554b64SNicolas Le Bayon #if STM32MP_EMMC 5510b1aa772SYann Gautier case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_EMMC: 5520b1aa772SYann Gautier dmbsy(); 5530b1aa772SYann Gautier boot_mmc(MMC_IS_EMMC, boot_context->boot_interface_instance); 554c9d75b3cSYann Gautier break; 55546554b64SNicolas Le Bayon #endif 556b1b218fbSLionel Debieve #if STM32MP_SPI_NOR 557b1b218fbSLionel Debieve case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NOR_QSPI: 558b1b218fbSLionel Debieve dmbsy(); 559b1b218fbSLionel Debieve boot_spi_nor(boot_context); 560b1b218fbSLionel Debieve break; 561b1b218fbSLionel Debieve #endif 56212e21dfdSLionel Debieve #if STM32MP_RAW_NAND 56312e21dfdSLionel Debieve case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_FMC: 56412e21dfdSLionel Debieve dmbsy(); 56512e21dfdSLionel Debieve boot_fmc2_nand(boot_context); 56612e21dfdSLionel Debieve break; 56712e21dfdSLionel Debieve #endif 56857044228SLionel Debieve #if STM32MP_SPI_NAND 56957044228SLionel Debieve case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_QSPI: 57057044228SLionel Debieve dmbsy(); 57157044228SLionel Debieve boot_spi_nand(boot_context); 57257044228SLionel Debieve break; 57357044228SLionel Debieve #endif 574c9d75b3cSYann Gautier 575c9d75b3cSYann Gautier default: 576c9d75b3cSYann Gautier ERROR("Boot interface %d not supported\n", 577c9d75b3cSYann Gautier boot_context->boot_interface_selected); 578c9d75b3cSYann Gautier break; 579c9d75b3cSYann Gautier } 580c9d75b3cSYann Gautier } 581c9d75b3cSYann Gautier 582c9d75b3cSYann Gautier /* 583c9d75b3cSYann Gautier * Return an IO device handle and specification which can be used to access 584c9d75b3cSYann Gautier * an image. Use this to enforce platform load policy. 585c9d75b3cSYann Gautier */ 586c9d75b3cSYann Gautier int plat_get_image_source(unsigned int image_id, uintptr_t *dev_handle, 587c9d75b3cSYann Gautier uintptr_t *image_spec) 588c9d75b3cSYann Gautier { 589c9d75b3cSYann Gautier int rc; 590c9d75b3cSYann Gautier const struct plat_io_policy *policy; 591c9d75b3cSYann Gautier 592c9d75b3cSYann Gautier assert(image_id < ARRAY_SIZE(policies)); 593c9d75b3cSYann Gautier 594c9d75b3cSYann Gautier policy = &policies[image_id]; 595c9d75b3cSYann Gautier rc = policy->check(policy->image_spec); 596c9d75b3cSYann Gautier if (rc == 0) { 597c9d75b3cSYann Gautier *image_spec = policy->image_spec; 598c9d75b3cSYann Gautier *dev_handle = *(policy->dev_handle); 599c9d75b3cSYann Gautier } 600c9d75b3cSYann Gautier 601c9d75b3cSYann Gautier return rc; 602c9d75b3cSYann Gautier } 603