xref: /rk3399_ARM-atf/plat/st/common/bl2_io_storage.c (revision 3f916a412afcf340781ed0dec31d3b67d94fdca4)
1c9d75b3cSYann Gautier /*
2cddf1bd7SYann Gautier  * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved.
3c9d75b3cSYann Gautier  *
4c9d75b3cSYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
5c9d75b3cSYann Gautier  */
6c9d75b3cSYann Gautier 
7c9d75b3cSYann Gautier #include <assert.h>
8c9d75b3cSYann Gautier #include <string.h>
9c9d75b3cSYann Gautier 
10c9d75b3cSYann Gautier #include <platform_def.h>
11c9d75b3cSYann Gautier 
12c9d75b3cSYann Gautier #include <arch_helpers.h>
13c9d75b3cSYann Gautier #include <common/debug.h>
14c9d75b3cSYann Gautier #include <drivers/io/io_block.h>
15c9d75b3cSYann Gautier #include <drivers/io/io_driver.h>
16c9d75b3cSYann Gautier #include <drivers/io/io_dummy.h>
1712e21dfdSLionel Debieve #include <drivers/io/io_mtd.h>
18c9d75b3cSYann Gautier #include <drivers/io/io_storage.h>
19c9d75b3cSYann Gautier #include <drivers/mmc.h>
20c9d75b3cSYann Gautier #include <drivers/partition/partition.h>
2112e21dfdSLionel Debieve #include <drivers/raw_nand.h>
2257044228SLionel Debieve #include <drivers/spi_nand.h>
23b1b218fbSLionel Debieve #include <drivers/spi_nor.h>
24c9d75b3cSYann Gautier #include <drivers/st/io_mmc.h>
25c9d75b3cSYann Gautier #include <drivers/st/io_stm32image.h>
2612e21dfdSLionel Debieve #include <drivers/st/stm32_fmc2_nand.h>
2757044228SLionel Debieve #include <drivers/st/stm32_qspi.h>
28c9d75b3cSYann Gautier #include <drivers/st/stm32_sdmmc2.h>
29c9d75b3cSYann Gautier #include <lib/mmio.h>
30c9d75b3cSYann Gautier #include <lib/utils.h>
31c9d75b3cSYann Gautier #include <plat/common/platform.h>
32c9d75b3cSYann Gautier 
33c9d75b3cSYann Gautier /* IO devices */
34*3f916a41SYann Gautier #ifndef AARCH32_SP_OPTEE
35c9d75b3cSYann Gautier static const io_dev_connector_t *dummy_dev_con;
36c9d75b3cSYann Gautier static uintptr_t dummy_dev_handle;
37c9d75b3cSYann Gautier static uintptr_t dummy_dev_spec;
38*3f916a41SYann Gautier #endif
39c9d75b3cSYann Gautier 
40c9d75b3cSYann Gautier static uintptr_t image_dev_handle;
4146554b64SNicolas Le Bayon static uintptr_t storage_dev_handle;
42c9d75b3cSYann Gautier 
4346554b64SNicolas Le Bayon #if STM32MP_SDMMC || STM32MP_EMMC
44cddf1bd7SYann Gautier static struct mmc_device_info mmc_info;
45c9d75b3cSYann Gautier static io_block_spec_t gpt_block_spec = {
46c9d75b3cSYann Gautier 	.offset = 0,
47c9d75b3cSYann Gautier 	.length = 34 * MMC_BLOCK_SIZE, /* Size of GPT table */
48c9d75b3cSYann Gautier };
49c9d75b3cSYann Gautier 
50c9d75b3cSYann Gautier static uint32_t block_buffer[MMC_BLOCK_SIZE] __aligned(MMC_BLOCK_SIZE);
51c9d75b3cSYann Gautier 
52c9d75b3cSYann Gautier static const io_block_dev_spec_t mmc_block_dev_spec = {
53c9d75b3cSYann Gautier 	/* It's used as temp buffer in block driver */
54c9d75b3cSYann Gautier 	.buffer = {
55c9d75b3cSYann Gautier 		.offset = (size_t)&block_buffer,
56c9d75b3cSYann Gautier 		.length = MMC_BLOCK_SIZE,
57c9d75b3cSYann Gautier 	},
58c9d75b3cSYann Gautier 	.ops = {
59c9d75b3cSYann Gautier 		.read = mmc_read_blocks,
60c9d75b3cSYann Gautier 		.write = NULL,
61c9d75b3cSYann Gautier 	},
62c9d75b3cSYann Gautier 	.block_size = MMC_BLOCK_SIZE,
63c9d75b3cSYann Gautier };
64c9d75b3cSYann Gautier 
65c9d75b3cSYann Gautier static const io_dev_connector_t *mmc_dev_con;
6646554b64SNicolas Le Bayon #endif /* STM32MP_SDMMC || STM32MP_EMMC */
67c9d75b3cSYann Gautier 
68b1b218fbSLionel Debieve #if STM32MP_SPI_NOR
69b1b218fbSLionel Debieve static io_mtd_dev_spec_t spi_nor_dev_spec = {
70b1b218fbSLionel Debieve 	.ops = {
71b1b218fbSLionel Debieve 		.init = spi_nor_init,
72b1b218fbSLionel Debieve 		.read = spi_nor_read,
73b1b218fbSLionel Debieve 	},
74b1b218fbSLionel Debieve };
75b1b218fbSLionel Debieve #endif
76b1b218fbSLionel Debieve 
7712e21dfdSLionel Debieve #if STM32MP_RAW_NAND
7812e21dfdSLionel Debieve static io_mtd_dev_spec_t nand_dev_spec = {
7912e21dfdSLionel Debieve 	.ops = {
8012e21dfdSLionel Debieve 		.init = nand_raw_init,
8112e21dfdSLionel Debieve 		.read = nand_read,
8212e21dfdSLionel Debieve 	},
8312e21dfdSLionel Debieve };
8412e21dfdSLionel Debieve 
8512e21dfdSLionel Debieve static const io_dev_connector_t *nand_dev_con;
8612e21dfdSLionel Debieve #endif
8712e21dfdSLionel Debieve 
8857044228SLionel Debieve #if STM32MP_SPI_NAND
8957044228SLionel Debieve static io_mtd_dev_spec_t spi_nand_dev_spec = {
9057044228SLionel Debieve 	.ops = {
9157044228SLionel Debieve 		.init = spi_nand_init,
9257044228SLionel Debieve 		.read = nand_read,
9357044228SLionel Debieve 	},
9457044228SLionel Debieve };
95b1b218fbSLionel Debieve #endif
9657044228SLionel Debieve 
97b1b218fbSLionel Debieve #if STM32MP_SPI_NAND || STM32MP_SPI_NOR
9857044228SLionel Debieve static const io_dev_connector_t *spi_dev_con;
9957044228SLionel Debieve #endif
10057044228SLionel Debieve 
1011989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE
1021989a19cSYann Gautier static const struct stm32image_part_info optee_header_partition_spec = {
1031989a19cSYann Gautier 	.name = OPTEE_HEADER_IMAGE_NAME,
1041989a19cSYann Gautier 	.binary_type = OPTEE_HEADER_BINARY_TYPE,
1051989a19cSYann Gautier };
1061989a19cSYann Gautier 
10706c3b100SYann Gautier static const struct stm32image_part_info optee_core_partition_spec = {
10806c3b100SYann Gautier 	.name = OPTEE_CORE_IMAGE_NAME,
10906c3b100SYann Gautier 	.binary_type = OPTEE_CORE_BINARY_TYPE,
1101989a19cSYann Gautier };
1111989a19cSYann Gautier 
1121989a19cSYann Gautier static const struct stm32image_part_info optee_paged_partition_spec = {
1131989a19cSYann Gautier 	.name = OPTEE_PAGED_IMAGE_NAME,
1141989a19cSYann Gautier 	.binary_type = OPTEE_PAGED_BINARY_TYPE,
1151989a19cSYann Gautier };
1161989a19cSYann Gautier #else
117c9d75b3cSYann Gautier static const io_block_spec_t bl32_block_spec = {
118c9d75b3cSYann Gautier 	.offset = BL32_BASE,
1193f9c9784SYann Gautier 	.length = STM32MP_BL32_SIZE
120c9d75b3cSYann Gautier };
1211989a19cSYann Gautier #endif
122c9d75b3cSYann Gautier 
123c9d75b3cSYann Gautier static const struct stm32image_part_info bl33_partition_spec = {
124c9d75b3cSYann Gautier 	.name = BL33_IMAGE_NAME,
125c9d75b3cSYann Gautier 	.binary_type = BL33_BINARY_TYPE,
126c9d75b3cSYann Gautier };
127c9d75b3cSYann Gautier 
128c9d75b3cSYann Gautier enum {
129c9d75b3cSYann Gautier 	IMG_IDX_BL33,
1301989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE
1311989a19cSYann Gautier 	IMG_IDX_OPTEE_HEADER,
13206c3b100SYann Gautier 	IMG_IDX_OPTEE_CORE,
1331989a19cSYann Gautier 	IMG_IDX_OPTEE_PAGED,
1341989a19cSYann Gautier #endif
135c9d75b3cSYann Gautier 	IMG_IDX_NUM
136c9d75b3cSYann Gautier };
137c9d75b3cSYann Gautier 
13846554b64SNicolas Le Bayon static struct stm32image_device_info stm32image_dev_info_spec __unused = {
139c9d75b3cSYann Gautier 	.lba_size = MMC_BLOCK_SIZE,
140c9d75b3cSYann Gautier 	.part_info[IMG_IDX_BL33] = {
141c9d75b3cSYann Gautier 		.name = BL33_IMAGE_NAME,
142c9d75b3cSYann Gautier 		.binary_type = BL33_BINARY_TYPE,
143c9d75b3cSYann Gautier 	},
1441989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE
1451989a19cSYann Gautier 	.part_info[IMG_IDX_OPTEE_HEADER] = {
1461989a19cSYann Gautier 		.name = OPTEE_HEADER_IMAGE_NAME,
1471989a19cSYann Gautier 		.binary_type = OPTEE_HEADER_BINARY_TYPE,
1481989a19cSYann Gautier 	},
14906c3b100SYann Gautier 	.part_info[IMG_IDX_OPTEE_CORE] = {
15006c3b100SYann Gautier 		.name = OPTEE_CORE_IMAGE_NAME,
15106c3b100SYann Gautier 		.binary_type = OPTEE_CORE_BINARY_TYPE,
1521989a19cSYann Gautier 	},
1531989a19cSYann Gautier 	.part_info[IMG_IDX_OPTEE_PAGED] = {
1541989a19cSYann Gautier 		.name = OPTEE_PAGED_IMAGE_NAME,
1551989a19cSYann Gautier 		.binary_type = OPTEE_PAGED_BINARY_TYPE,
1561989a19cSYann Gautier 	},
1571989a19cSYann Gautier #endif
158c9d75b3cSYann Gautier };
159c9d75b3cSYann Gautier 
160c9d75b3cSYann Gautier static io_block_spec_t stm32image_block_spec = {
161c9d75b3cSYann Gautier 	.offset = 0,
162c9d75b3cSYann Gautier 	.length = 0,
163c9d75b3cSYann Gautier };
164c9d75b3cSYann Gautier 
16546554b64SNicolas Le Bayon static const io_dev_connector_t *stm32image_dev_con __unused;
166c9d75b3cSYann Gautier 
167*3f916a41SYann Gautier #ifndef AARCH32_SP_OPTEE
168c9d75b3cSYann Gautier static int open_dummy(const uintptr_t spec);
169*3f916a41SYann Gautier #endif
170c9d75b3cSYann Gautier static int open_image(const uintptr_t spec);
171c9d75b3cSYann Gautier static int open_storage(const uintptr_t spec);
172c9d75b3cSYann Gautier 
173c9d75b3cSYann Gautier struct plat_io_policy {
174c9d75b3cSYann Gautier 	uintptr_t *dev_handle;
175c9d75b3cSYann Gautier 	uintptr_t image_spec;
176c9d75b3cSYann Gautier 	int (*check)(const uintptr_t spec);
177c9d75b3cSYann Gautier };
178c9d75b3cSYann Gautier 
179c9d75b3cSYann Gautier static const struct plat_io_policy policies[] = {
1801989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE
1811989a19cSYann Gautier 	[BL32_IMAGE_ID] = {
1821989a19cSYann Gautier 		.dev_handle = &image_dev_handle,
1831989a19cSYann Gautier 		.image_spec = (uintptr_t)&optee_header_partition_spec,
1841989a19cSYann Gautier 		.check = open_image
1851989a19cSYann Gautier 	},
1861989a19cSYann Gautier 	[BL32_EXTRA1_IMAGE_ID] = {
1871989a19cSYann Gautier 		.dev_handle = &image_dev_handle,
18806c3b100SYann Gautier 		.image_spec = (uintptr_t)&optee_core_partition_spec,
1891989a19cSYann Gautier 		.check = open_image
1901989a19cSYann Gautier 	},
1911989a19cSYann Gautier 	[BL32_EXTRA2_IMAGE_ID] = {
1921989a19cSYann Gautier 		.dev_handle = &image_dev_handle,
1931989a19cSYann Gautier 		.image_spec = (uintptr_t)&optee_paged_partition_spec,
1941989a19cSYann Gautier 		.check = open_image
1951989a19cSYann Gautier 	},
1961989a19cSYann Gautier #else
197c9d75b3cSYann Gautier 	[BL32_IMAGE_ID] = {
198c9d75b3cSYann Gautier 		.dev_handle = &dummy_dev_handle,
199c9d75b3cSYann Gautier 		.image_spec = (uintptr_t)&bl32_block_spec,
200c9d75b3cSYann Gautier 		.check = open_dummy
201c9d75b3cSYann Gautier 	},
2021989a19cSYann Gautier #endif
203c9d75b3cSYann Gautier 	[BL33_IMAGE_ID] = {
204c9d75b3cSYann Gautier 		.dev_handle = &image_dev_handle,
205c9d75b3cSYann Gautier 		.image_spec = (uintptr_t)&bl33_partition_spec,
206c9d75b3cSYann Gautier 		.check = open_image
207c9d75b3cSYann Gautier 	},
20846554b64SNicolas Le Bayon #if STM32MP_SDMMC || STM32MP_EMMC
209c9d75b3cSYann Gautier 	[GPT_IMAGE_ID] = {
210c9d75b3cSYann Gautier 		.dev_handle = &storage_dev_handle,
211c9d75b3cSYann Gautier 		.image_spec = (uintptr_t)&gpt_block_spec,
212c9d75b3cSYann Gautier 		.check = open_storage
213c9d75b3cSYann Gautier 	},
21446554b64SNicolas Le Bayon #endif
215c9d75b3cSYann Gautier 	[STM32_IMAGE_ID] = {
216c9d75b3cSYann Gautier 		.dev_handle = &storage_dev_handle,
217c9d75b3cSYann Gautier 		.image_spec = (uintptr_t)&stm32image_block_spec,
218c9d75b3cSYann Gautier 		.check = open_storage
219c9d75b3cSYann Gautier 	}
220c9d75b3cSYann Gautier };
221c9d75b3cSYann Gautier 
222*3f916a41SYann Gautier #ifndef AARCH32_SP_OPTEE
223c9d75b3cSYann Gautier static int open_dummy(const uintptr_t spec)
224c9d75b3cSYann Gautier {
225c9d75b3cSYann Gautier 	return io_dev_init(dummy_dev_handle, 0);
226c9d75b3cSYann Gautier }
227*3f916a41SYann Gautier #endif
228c9d75b3cSYann Gautier 
229c9d75b3cSYann Gautier static int open_image(const uintptr_t spec)
230c9d75b3cSYann Gautier {
231c9d75b3cSYann Gautier 	return io_dev_init(image_dev_handle, 0);
232c9d75b3cSYann Gautier }
233c9d75b3cSYann Gautier 
234c9d75b3cSYann Gautier static int open_storage(const uintptr_t spec)
235c9d75b3cSYann Gautier {
236c9d75b3cSYann Gautier 	return io_dev_init(storage_dev_handle, 0);
237c9d75b3cSYann Gautier }
238c9d75b3cSYann Gautier 
239c9d75b3cSYann Gautier static void print_boot_device(boot_api_context_t *boot_context)
240c9d75b3cSYann Gautier {
241c9d75b3cSYann Gautier 	switch (boot_context->boot_interface_selected) {
242c9d75b3cSYann Gautier 	case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_SD:
243c9d75b3cSYann Gautier 		INFO("Using SDMMC\n");
244c9d75b3cSYann Gautier 		break;
245c9d75b3cSYann Gautier 	case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_EMMC:
246c9d75b3cSYann Gautier 		INFO("Using EMMC\n");
247c9d75b3cSYann Gautier 		break;
248b1b218fbSLionel Debieve 	case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NOR_QSPI:
249b1b218fbSLionel Debieve 		INFO("Using QSPI NOR\n");
250b1b218fbSLionel Debieve 		break;
25112e21dfdSLionel Debieve 	case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_FMC:
25212e21dfdSLionel Debieve 		INFO("Using FMC NAND\n");
25312e21dfdSLionel Debieve 		break;
25457044228SLionel Debieve 	case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_QSPI:
25557044228SLionel Debieve 		INFO("Using SPI NAND\n");
25657044228SLionel Debieve 		break;
257c9d75b3cSYann Gautier 	default:
258c9d75b3cSYann Gautier 		ERROR("Boot interface not found\n");
259c9d75b3cSYann Gautier 		panic();
260c9d75b3cSYann Gautier 		break;
261c9d75b3cSYann Gautier 	}
262c9d75b3cSYann Gautier 
263c9d75b3cSYann Gautier 	if (boot_context->boot_interface_instance != 0U) {
264c9d75b3cSYann Gautier 		INFO("  Instance %d\n", boot_context->boot_interface_instance);
265c9d75b3cSYann Gautier 	}
266c9d75b3cSYann Gautier }
267c9d75b3cSYann Gautier 
26846554b64SNicolas Le Bayon #if STM32MP_SDMMC || STM32MP_EMMC
2690b1aa772SYann Gautier static void boot_mmc(enum mmc_device_type mmc_dev_type,
2700b1aa772SYann Gautier 		     uint16_t boot_interface_instance)
271c9d75b3cSYann Gautier {
272c9d75b3cSYann Gautier 	int io_result __unused;
273c9d75b3cSYann Gautier 	uint8_t idx;
274c9d75b3cSYann Gautier 	struct stm32image_part_info *part;
275c9d75b3cSYann Gautier 	struct stm32_sdmmc2_params params;
276c9d75b3cSYann Gautier 	const partition_entry_t *entry;
277c9d75b3cSYann Gautier 
27842beea8dSYann Gautier 	zeromem(&params, sizeof(struct stm32_sdmmc2_params));
279c9d75b3cSYann Gautier 
280cddf1bd7SYann Gautier 	mmc_info.mmc_dev_type = mmc_dev_type;
281c9d75b3cSYann Gautier 
2820b1aa772SYann Gautier 	switch (boot_interface_instance) {
283c9d75b3cSYann Gautier 	case 1:
2843f9c9784SYann Gautier 		params.reg_base = STM32MP_SDMMC1_BASE;
285c9d75b3cSYann Gautier 		break;
286c9d75b3cSYann Gautier 	case 2:
2873f9c9784SYann Gautier 		params.reg_base = STM32MP_SDMMC2_BASE;
288c9d75b3cSYann Gautier 		break;
289c9d75b3cSYann Gautier 	case 3:
2903f9c9784SYann Gautier 		params.reg_base = STM32MP_SDMMC3_BASE;
291c9d75b3cSYann Gautier 		break;
292c9d75b3cSYann Gautier 	default:
293c9d75b3cSYann Gautier 		WARN("SDMMC instance not found, using default\n");
2940b1aa772SYann Gautier 		if (mmc_dev_type == MMC_IS_SD) {
2950b1aa772SYann Gautier 			params.reg_base = STM32MP_SDMMC1_BASE;
2960b1aa772SYann Gautier 		} else {
2970b1aa772SYann Gautier 			params.reg_base = STM32MP_SDMMC2_BASE;
2980b1aa772SYann Gautier 		}
299c9d75b3cSYann Gautier 		break;
300c9d75b3cSYann Gautier 	}
301c9d75b3cSYann Gautier 
302cddf1bd7SYann Gautier 	params.device_info = &mmc_info;
303c9d75b3cSYann Gautier 	if (stm32_sdmmc2_mmc_init(&params) != 0) {
3040b1aa772SYann Gautier 		ERROR("SDMMC%u init failed\n", boot_interface_instance);
305c9d75b3cSYann Gautier 		panic();
306c9d75b3cSYann Gautier 	}
307c9d75b3cSYann Gautier 
308c9d75b3cSYann Gautier 	/* Open MMC as a block device to read GPT table */
309c9d75b3cSYann Gautier 	io_result = register_io_dev_block(&mmc_dev_con);
310c9d75b3cSYann Gautier 	if (io_result != 0) {
311c9d75b3cSYann Gautier 		panic();
312c9d75b3cSYann Gautier 	}
313c9d75b3cSYann Gautier 
3140b1aa772SYann Gautier 	io_result = io_dev_open(mmc_dev_con, (uintptr_t)&mmc_block_dev_spec,
315c9d75b3cSYann Gautier 				&storage_dev_handle);
316c9d75b3cSYann Gautier 	assert(io_result == 0);
317c9d75b3cSYann Gautier 
318c9d75b3cSYann Gautier 	partition_init(GPT_IMAGE_ID);
319c9d75b3cSYann Gautier 
320c9d75b3cSYann Gautier 	io_result = io_dev_close(storage_dev_handle);
321c9d75b3cSYann Gautier 	assert(io_result == 0);
322c9d75b3cSYann Gautier 
323c9d75b3cSYann Gautier 	stm32image_dev_info_spec.device_size =
324c9d75b3cSYann Gautier 		stm32_sdmmc2_mmc_get_device_size();
325c9d75b3cSYann Gautier 
326c9d75b3cSYann Gautier 	for (idx = 0U; idx < IMG_IDX_NUM; idx++) {
327c9d75b3cSYann Gautier 		part = &stm32image_dev_info_spec.part_info[idx];
328c9d75b3cSYann Gautier 		entry = get_partition_entry(part->name);
329c9d75b3cSYann Gautier 		if (entry == NULL) {
3300b1aa772SYann Gautier 			ERROR("Partition %s not found\n", part->name);
331c9d75b3cSYann Gautier 			panic();
332c9d75b3cSYann Gautier 		}
333c9d75b3cSYann Gautier 
334c9d75b3cSYann Gautier 		part->part_offset = entry->start;
335c9d75b3cSYann Gautier 		part->bkp_offset = 0U;
336c9d75b3cSYann Gautier 	}
337c9d75b3cSYann Gautier 
338c9d75b3cSYann Gautier 	/*
339c9d75b3cSYann Gautier 	 * Re-open MMC with io_mmc, for better perfs compared to
340c9d75b3cSYann Gautier 	 * io_block.
341c9d75b3cSYann Gautier 	 */
342c9d75b3cSYann Gautier 	io_result = register_io_dev_mmc(&mmc_dev_con);
343c9d75b3cSYann Gautier 	assert(io_result == 0);
344c9d75b3cSYann Gautier 
345c9d75b3cSYann Gautier 	io_result = io_dev_open(mmc_dev_con, 0, &storage_dev_handle);
346c9d75b3cSYann Gautier 	assert(io_result == 0);
347c9d75b3cSYann Gautier 
348c9d75b3cSYann Gautier 	io_result = register_io_dev_stm32image(&stm32image_dev_con);
349c9d75b3cSYann Gautier 	assert(io_result == 0);
350c9d75b3cSYann Gautier 
351c9d75b3cSYann Gautier 	io_result = io_dev_open(stm32image_dev_con,
352c9d75b3cSYann Gautier 				(uintptr_t)&stm32image_dev_info_spec,
353c9d75b3cSYann Gautier 				&image_dev_handle);
354c9d75b3cSYann Gautier 	assert(io_result == 0);
3550b1aa772SYann Gautier }
35646554b64SNicolas Le Bayon #endif /* STM32MP_SDMMC || STM32MP_EMMC */
3570b1aa772SYann Gautier 
358b1b218fbSLionel Debieve #if STM32MP_SPI_NOR
359b1b218fbSLionel Debieve static void boot_spi_nor(boot_api_context_t *boot_context)
360b1b218fbSLionel Debieve {
361b1b218fbSLionel Debieve 	int io_result __unused;
362b1b218fbSLionel Debieve 	uint8_t idx;
363b1b218fbSLionel Debieve 	struct stm32image_part_info *part;
364b1b218fbSLionel Debieve 
365b1b218fbSLionel Debieve 	io_result = stm32_qspi_init();
366b1b218fbSLionel Debieve 	assert(io_result == 0);
367b1b218fbSLionel Debieve 
368b1b218fbSLionel Debieve 	io_result = register_io_dev_mtd(&spi_dev_con);
369b1b218fbSLionel Debieve 	assert(io_result == 0);
370b1b218fbSLionel Debieve 
371b1b218fbSLionel Debieve 	/* Open connections to device */
372b1b218fbSLionel Debieve 	io_result = io_dev_open(spi_dev_con,
373b1b218fbSLionel Debieve 				(uintptr_t)&spi_nor_dev_spec,
374b1b218fbSLionel Debieve 				&storage_dev_handle);
375b1b218fbSLionel Debieve 	assert(io_result == 0);
376b1b218fbSLionel Debieve 
377b1b218fbSLionel Debieve 	stm32image_dev_info_spec.device_size = spi_nor_dev_spec.device_size;
378b1b218fbSLionel Debieve 
379b1b218fbSLionel Debieve 	idx = IMG_IDX_BL33;
380b1b218fbSLionel Debieve 	part = &stm32image_dev_info_spec.part_info[idx];
381b1b218fbSLionel Debieve 	part->part_offset = STM32MP_NOR_BL33_OFFSET;
382b1b218fbSLionel Debieve 	part->bkp_offset = 0U;
383b1b218fbSLionel Debieve 
384b1b218fbSLionel Debieve #ifdef AARCH32_SP_OPTEE
385b1b218fbSLionel Debieve 	idx = IMG_IDX_OPTEE_HEADER;
386b1b218fbSLionel Debieve 	part = &stm32image_dev_info_spec.part_info[idx];
387b1b218fbSLionel Debieve 	part->part_offset = STM32MP_NOR_TEEH_OFFSET;
388b1b218fbSLionel Debieve 	part->bkp_offset = 0U;
389b1b218fbSLionel Debieve 
390b1b218fbSLionel Debieve 	idx = IMG_IDX_OPTEE_PAGED;
391b1b218fbSLionel Debieve 	part = &stm32image_dev_info_spec.part_info[idx];
392b1b218fbSLionel Debieve 	part->part_offset = STM32MP_NOR_TEED_OFFSET;
393b1b218fbSLionel Debieve 	part->bkp_offset = 0U;
394b1b218fbSLionel Debieve 
39506c3b100SYann Gautier 	idx = IMG_IDX_OPTEE_CORE;
396b1b218fbSLionel Debieve 	part = &stm32image_dev_info_spec.part_info[idx];
397b1b218fbSLionel Debieve 	part->part_offset = STM32MP_NOR_TEEX_OFFSET;
398b1b218fbSLionel Debieve 	part->bkp_offset = 0U;
399b1b218fbSLionel Debieve #endif
400b1b218fbSLionel Debieve 
401b1b218fbSLionel Debieve 	io_result = register_io_dev_stm32image(&stm32image_dev_con);
402b1b218fbSLionel Debieve 	assert(io_result == 0);
403b1b218fbSLionel Debieve 
404b1b218fbSLionel Debieve 	io_result = io_dev_open(stm32image_dev_con,
405b1b218fbSLionel Debieve 				(uintptr_t)&stm32image_dev_info_spec,
406b1b218fbSLionel Debieve 				&image_dev_handle);
407b1b218fbSLionel Debieve 	assert(io_result == 0);
408b1b218fbSLionel Debieve }
409b1b218fbSLionel Debieve #endif /* STM32MP_SPI_NOR */
410b1b218fbSLionel Debieve 
41112e21dfdSLionel Debieve #if STM32MP_RAW_NAND
41212e21dfdSLionel Debieve static void boot_fmc2_nand(boot_api_context_t *boot_context)
41312e21dfdSLionel Debieve {
41412e21dfdSLionel Debieve 	int io_result __unused;
41512e21dfdSLionel Debieve 	uint8_t idx;
41612e21dfdSLionel Debieve 	struct stm32image_part_info *part;
41712e21dfdSLionel Debieve 
41812e21dfdSLionel Debieve 	io_result = stm32_fmc2_init();
41912e21dfdSLionel Debieve 	assert(io_result == 0);
42012e21dfdSLionel Debieve 
42112e21dfdSLionel Debieve 	/* Register the IO device on this platform */
42212e21dfdSLionel Debieve 	io_result = register_io_dev_mtd(&nand_dev_con);
42312e21dfdSLionel Debieve 	assert(io_result == 0);
42412e21dfdSLionel Debieve 
42512e21dfdSLionel Debieve 	/* Open connections to device */
42612e21dfdSLionel Debieve 	io_result = io_dev_open(nand_dev_con, (uintptr_t)&nand_dev_spec,
42712e21dfdSLionel Debieve 				&storage_dev_handle);
42812e21dfdSLionel Debieve 	assert(io_result == 0);
42912e21dfdSLionel Debieve 
43012e21dfdSLionel Debieve 	stm32image_dev_info_spec.device_size = nand_dev_spec.device_size;
43112e21dfdSLionel Debieve 
43212e21dfdSLionel Debieve 	idx = IMG_IDX_BL33;
43312e21dfdSLionel Debieve 	part = &stm32image_dev_info_spec.part_info[idx];
43412e21dfdSLionel Debieve 	part->part_offset = STM32MP_NAND_BL33_OFFSET;
43512e21dfdSLionel Debieve 	part->bkp_offset = nand_dev_spec.erase_size;
43612e21dfdSLionel Debieve 
43712e21dfdSLionel Debieve #ifdef AARCH32_SP_OPTEE
43812e21dfdSLionel Debieve 	idx = IMG_IDX_OPTEE_HEADER;
43912e21dfdSLionel Debieve 	part = &stm32image_dev_info_spec.part_info[idx];
44012e21dfdSLionel Debieve 	part->part_offset = STM32MP_NAND_TEEH_OFFSET;
44112e21dfdSLionel Debieve 	part->bkp_offset = nand_dev_spec.erase_size;
44212e21dfdSLionel Debieve 
44312e21dfdSLionel Debieve 	idx = IMG_IDX_OPTEE_PAGED;
44412e21dfdSLionel Debieve 	part = &stm32image_dev_info_spec.part_info[idx];
44512e21dfdSLionel Debieve 	part->part_offset = STM32MP_NAND_TEED_OFFSET;
44612e21dfdSLionel Debieve 	part->bkp_offset = nand_dev_spec.erase_size;
44712e21dfdSLionel Debieve 
44806c3b100SYann Gautier 	idx = IMG_IDX_OPTEE_CORE;
44912e21dfdSLionel Debieve 	part = &stm32image_dev_info_spec.part_info[idx];
45012e21dfdSLionel Debieve 	part->part_offset = STM32MP_NAND_TEEX_OFFSET;
45112e21dfdSLionel Debieve 	part->bkp_offset = nand_dev_spec.erase_size;
45212e21dfdSLionel Debieve #endif
45312e21dfdSLionel Debieve 
45412e21dfdSLionel Debieve 	io_result = register_io_dev_stm32image(&stm32image_dev_con);
45512e21dfdSLionel Debieve 	assert(io_result == 0);
45612e21dfdSLionel Debieve 
45712e21dfdSLionel Debieve 	io_result = io_dev_open(stm32image_dev_con,
45812e21dfdSLionel Debieve 				(uintptr_t)&stm32image_dev_info_spec,
45912e21dfdSLionel Debieve 				&image_dev_handle);
46012e21dfdSLionel Debieve 	assert(io_result == 0);
46112e21dfdSLionel Debieve }
46212e21dfdSLionel Debieve #endif /* STM32MP_RAW_NAND */
46312e21dfdSLionel Debieve 
46457044228SLionel Debieve #if STM32MP_SPI_NAND
46557044228SLionel Debieve static void boot_spi_nand(boot_api_context_t *boot_context)
46657044228SLionel Debieve {
46757044228SLionel Debieve 	int io_result __unused;
46857044228SLionel Debieve 	uint8_t idx;
46957044228SLionel Debieve 	struct stm32image_part_info *part;
47057044228SLionel Debieve 
47157044228SLionel Debieve 	io_result = stm32_qspi_init();
47257044228SLionel Debieve 	assert(io_result == 0);
47357044228SLionel Debieve 
47457044228SLionel Debieve 	io_result = register_io_dev_mtd(&spi_dev_con);
47557044228SLionel Debieve 	assert(io_result == 0);
47657044228SLionel Debieve 
47757044228SLionel Debieve 	/* Open connections to device */
47857044228SLionel Debieve 	io_result = io_dev_open(spi_dev_con,
47957044228SLionel Debieve 				(uintptr_t)&spi_nand_dev_spec,
48057044228SLionel Debieve 				&storage_dev_handle);
48157044228SLionel Debieve 	assert(io_result == 0);
48257044228SLionel Debieve 
48357044228SLionel Debieve 	stm32image_dev_info_spec.device_size =
48457044228SLionel Debieve 		spi_nand_dev_spec.device_size;
48557044228SLionel Debieve 
48657044228SLionel Debieve 	idx = IMG_IDX_BL33;
48757044228SLionel Debieve 	part = &stm32image_dev_info_spec.part_info[idx];
48857044228SLionel Debieve 	part->part_offset = STM32MP_NAND_BL33_OFFSET;
48957044228SLionel Debieve 	part->bkp_offset = spi_nand_dev_spec.erase_size;
49057044228SLionel Debieve 
49157044228SLionel Debieve #ifdef AARCH32_SP_OPTEE
49257044228SLionel Debieve 	idx = IMG_IDX_OPTEE_HEADER;
49357044228SLionel Debieve 	part = &stm32image_dev_info_spec.part_info[idx];
49457044228SLionel Debieve 	part->part_offset = STM32MP_NAND_TEEH_OFFSET;
49557044228SLionel Debieve 	part->bkp_offset = spi_nand_dev_spec.erase_size;
49657044228SLionel Debieve 
49757044228SLionel Debieve 	idx = IMG_IDX_OPTEE_PAGED;
49857044228SLionel Debieve 	part = &stm32image_dev_info_spec.part_info[idx];
49957044228SLionel Debieve 	part->part_offset = STM32MP_NAND_TEED_OFFSET;
50057044228SLionel Debieve 	part->bkp_offset = spi_nand_dev_spec.erase_size;
50157044228SLionel Debieve 
50206c3b100SYann Gautier 	idx = IMG_IDX_OPTEE_CORE;
50357044228SLionel Debieve 	part = &stm32image_dev_info_spec.part_info[idx];
50457044228SLionel Debieve 	part->part_offset = STM32MP_NAND_TEEX_OFFSET;
50557044228SLionel Debieve 	part->bkp_offset = spi_nand_dev_spec.erase_size;
50657044228SLionel Debieve #endif
50757044228SLionel Debieve 
50857044228SLionel Debieve 	io_result = register_io_dev_stm32image(&stm32image_dev_con);
50957044228SLionel Debieve 	assert(io_result == 0);
51057044228SLionel Debieve 
51157044228SLionel Debieve 	io_result = io_dev_open(stm32image_dev_con,
51257044228SLionel Debieve 				(uintptr_t)&stm32image_dev_info_spec,
51357044228SLionel Debieve 				&image_dev_handle);
51457044228SLionel Debieve 	assert(io_result == 0);
51557044228SLionel Debieve }
51657044228SLionel Debieve #endif /* STM32MP_SPI_NAND */
51757044228SLionel Debieve 
5180b1aa772SYann Gautier void stm32mp_io_setup(void)
5190b1aa772SYann Gautier {
5200b1aa772SYann Gautier 	int io_result __unused;
5210b1aa772SYann Gautier 	boot_api_context_t *boot_context =
5220b1aa772SYann Gautier 		(boot_api_context_t *)stm32mp_get_boot_ctx_address();
5230b1aa772SYann Gautier 
5240b1aa772SYann Gautier 	print_boot_device(boot_context);
5250b1aa772SYann Gautier 
5260b1aa772SYann Gautier 	if ((boot_context->boot_partition_used_toboot == 1U) ||
5270b1aa772SYann Gautier 	    (boot_context->boot_partition_used_toboot == 2U)) {
5280b1aa772SYann Gautier 		INFO("Boot used partition fsbl%d\n",
5290b1aa772SYann Gautier 		     boot_context->boot_partition_used_toboot);
5300b1aa772SYann Gautier 	}
5310b1aa772SYann Gautier 
532*3f916a41SYann Gautier #ifndef AARCH32_SP_OPTEE
5330b1aa772SYann Gautier 	io_result = register_io_dev_dummy(&dummy_dev_con);
5340b1aa772SYann Gautier 	assert(io_result == 0);
5350b1aa772SYann Gautier 
5360b1aa772SYann Gautier 	io_result = io_dev_open(dummy_dev_con, dummy_dev_spec,
5370b1aa772SYann Gautier 				&dummy_dev_handle);
5380b1aa772SYann Gautier 	assert(io_result == 0);
539*3f916a41SYann Gautier #endif
5400b1aa772SYann Gautier 
5410b1aa772SYann Gautier 	switch (boot_context->boot_interface_selected) {
54246554b64SNicolas Le Bayon #if STM32MP_SDMMC
5430b1aa772SYann Gautier 	case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_SD:
5440b1aa772SYann Gautier 		dmbsy();
5450b1aa772SYann Gautier 		boot_mmc(MMC_IS_SD, boot_context->boot_interface_instance);
5460b1aa772SYann Gautier 		break;
54746554b64SNicolas Le Bayon #endif
54846554b64SNicolas Le Bayon #if STM32MP_EMMC
5490b1aa772SYann Gautier 	case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_EMMC:
5500b1aa772SYann Gautier 		dmbsy();
5510b1aa772SYann Gautier 		boot_mmc(MMC_IS_EMMC, boot_context->boot_interface_instance);
552c9d75b3cSYann Gautier 		break;
55346554b64SNicolas Le Bayon #endif
554b1b218fbSLionel Debieve #if STM32MP_SPI_NOR
555b1b218fbSLionel Debieve 	case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NOR_QSPI:
556b1b218fbSLionel Debieve 		dmbsy();
557b1b218fbSLionel Debieve 		boot_spi_nor(boot_context);
558b1b218fbSLionel Debieve 		break;
559b1b218fbSLionel Debieve #endif
56012e21dfdSLionel Debieve #if STM32MP_RAW_NAND
56112e21dfdSLionel Debieve 	case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_FMC:
56212e21dfdSLionel Debieve 		dmbsy();
56312e21dfdSLionel Debieve 		boot_fmc2_nand(boot_context);
56412e21dfdSLionel Debieve 		break;
56512e21dfdSLionel Debieve #endif
56657044228SLionel Debieve #if STM32MP_SPI_NAND
56757044228SLionel Debieve 	case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_QSPI:
56857044228SLionel Debieve 		dmbsy();
56957044228SLionel Debieve 		boot_spi_nand(boot_context);
57057044228SLionel Debieve 		break;
57157044228SLionel Debieve #endif
572c9d75b3cSYann Gautier 
573c9d75b3cSYann Gautier 	default:
574c9d75b3cSYann Gautier 		ERROR("Boot interface %d not supported\n",
575c9d75b3cSYann Gautier 		      boot_context->boot_interface_selected);
576c9d75b3cSYann Gautier 		break;
577c9d75b3cSYann Gautier 	}
578c9d75b3cSYann Gautier }
579c9d75b3cSYann Gautier 
580c9d75b3cSYann Gautier /*
581c9d75b3cSYann Gautier  * Return an IO device handle and specification which can be used to access
582c9d75b3cSYann Gautier  * an image. Use this to enforce platform load policy.
583c9d75b3cSYann Gautier  */
584c9d75b3cSYann Gautier int plat_get_image_source(unsigned int image_id, uintptr_t *dev_handle,
585c9d75b3cSYann Gautier 			  uintptr_t *image_spec)
586c9d75b3cSYann Gautier {
587c9d75b3cSYann Gautier 	int rc;
588c9d75b3cSYann Gautier 	const struct plat_io_policy *policy;
589c9d75b3cSYann Gautier 
590c9d75b3cSYann Gautier 	assert(image_id < ARRAY_SIZE(policies));
591c9d75b3cSYann Gautier 
592c9d75b3cSYann Gautier 	policy = &policies[image_id];
593c9d75b3cSYann Gautier 	rc = policy->check(policy->image_spec);
594c9d75b3cSYann Gautier 	if (rc == 0) {
595c9d75b3cSYann Gautier 		*image_spec = policy->image_spec;
596c9d75b3cSYann Gautier 		*dev_handle = *(policy->dev_handle);
597c9d75b3cSYann Gautier 	}
598c9d75b3cSYann Gautier 
599c9d75b3cSYann Gautier 	return rc;
600c9d75b3cSYann Gautier }
601