1c35d59a3SSumit Garg /* 2c35d59a3SSumit Garg * Copyright (c) 2018, ARM Limited and Contributors. All rights reserved. 3c35d59a3SSumit Garg * 4c35d59a3SSumit Garg * SPDX-License-Identifier: BSD-3-Clause 5c35d59a3SSumit Garg */ 6c35d59a3SSumit Garg 7c35d59a3SSumit Garg #include <arch.h> 8c35d59a3SSumit Garg #include <arch_helpers.h> 9c35d59a3SSumit Garg #include <platform_def.h> 10c35d59a3SSumit Garg #include <assert.h> 11c35d59a3SSumit Garg #include <bl_common.h> 1267b40070SSumit Garg #include <pl011.h> 13c35d59a3SSumit Garg #include <debug.h> 145931fdacSSumit Garg #include <mmio.h> 150eb275c9SSumit Garg #include <sq_common.h> 16c35d59a3SSumit Garg 1767b40070SSumit Garg static console_pl011_t console; 185e5cfc21SSumit Garg static entry_point_info_t bl32_image_ep_info; 195e5cfc21SSumit Garg static entry_point_info_t bl33_image_ep_info; 205e5cfc21SSumit Garg 215e5cfc21SSumit Garg entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type) 225e5cfc21SSumit Garg { 235e5cfc21SSumit Garg assert(sec_state_is_valid(type)); 245e5cfc21SSumit Garg return type == NON_SECURE ? &bl33_image_ep_info : &bl32_image_ep_info; 255e5cfc21SSumit Garg } 265e5cfc21SSumit Garg 275e5cfc21SSumit Garg /******************************************************************************* 285e5cfc21SSumit Garg * Gets SPSR for BL32 entry 295e5cfc21SSumit Garg ******************************************************************************/ 305e5cfc21SSumit Garg uint32_t sq_get_spsr_for_bl32_entry(void) 315e5cfc21SSumit Garg { 325e5cfc21SSumit Garg /* 335e5cfc21SSumit Garg * The Secure Payload Dispatcher service is responsible for 345e5cfc21SSumit Garg * setting the SPSR prior to entry into the BL32 image. 355e5cfc21SSumit Garg */ 365e5cfc21SSumit Garg return 0; 375e5cfc21SSumit Garg } 385e5cfc21SSumit Garg 395e5cfc21SSumit Garg /******************************************************************************* 405e5cfc21SSumit Garg * Gets SPSR for BL33 entry 415e5cfc21SSumit Garg ******************************************************************************/ 425e5cfc21SSumit Garg uint32_t sq_get_spsr_for_bl33_entry(void) 435e5cfc21SSumit Garg { 445e5cfc21SSumit Garg unsigned long el_status; 455e5cfc21SSumit Garg unsigned int mode; 465e5cfc21SSumit Garg uint32_t spsr; 475e5cfc21SSumit Garg 485e5cfc21SSumit Garg /* Figure out what mode we enter the non-secure world in */ 495e5cfc21SSumit Garg el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT; 505e5cfc21SSumit Garg el_status &= ID_AA64PFR0_ELX_MASK; 515e5cfc21SSumit Garg 525e5cfc21SSumit Garg mode = (el_status) ? MODE_EL2 : MODE_EL1; 535e5cfc21SSumit Garg 545e5cfc21SSumit Garg spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS); 555e5cfc21SSumit Garg return spsr; 565e5cfc21SSumit Garg } 5767b40070SSumit Garg 58*ce1f43acSAntonio Nino Diaz void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, 59*ce1f43acSAntonio Nino Diaz u_register_t arg2, u_register_t arg3) 60c35d59a3SSumit Garg { 6167b40070SSumit Garg /* Initialize the console to provide early debug support */ 6267b40070SSumit Garg (void)console_pl011_register(PLAT_SQ_BOOT_UART_BASE, 6367b40070SSumit Garg PLAT_SQ_BOOT_UART_CLK_IN_HZ, 6467b40070SSumit Garg SQ_CONSOLE_BAUDRATE, &console); 6567b40070SSumit Garg 6667b40070SSumit Garg console_set_scope(&console.console, CONSOLE_FLAG_BOOT | 6767b40070SSumit Garg CONSOLE_FLAG_RUNTIME); 6867b40070SSumit Garg 69c35d59a3SSumit Garg /* There are no parameters from BL2 if BL31 is a reset vector */ 70*ce1f43acSAntonio Nino Diaz assert(arg0 == 0U); 71*ce1f43acSAntonio Nino Diaz assert(arg1 == 0U); 725e5cfc21SSumit Garg 736cb2a397SSumit Garg /* Initialize power controller before setting up topology */ 746cb2a397SSumit Garg plat_sq_pwrc_setup(); 756cb2a397SSumit Garg 765e5cfc21SSumit Garg #ifdef BL32_BASE 776cb2a397SSumit Garg struct draminfo di = {0}; 786cb2a397SSumit Garg 796cb2a397SSumit Garg scpi_get_draminfo(&di); 806cb2a397SSumit Garg 816cb2a397SSumit Garg /* 826cb2a397SSumit Garg * Check if OP-TEE has been loaded in Secure RAM allocated 836cb2a397SSumit Garg * from DRAM1 region 846cb2a397SSumit Garg */ 856cb2a397SSumit Garg if ((di.base1 + di.size1) <= BL32_BASE) { 866cb2a397SSumit Garg NOTICE("OP-TEE has been loaded by SCP firmware\n"); 875e5cfc21SSumit Garg /* Populate entry point information for BL32 */ 885e5cfc21SSumit Garg SET_PARAM_HEAD(&bl32_image_ep_info, 895e5cfc21SSumit Garg PARAM_EP, 905e5cfc21SSumit Garg VERSION_1, 915e5cfc21SSumit Garg 0); 925e5cfc21SSumit Garg SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE); 935e5cfc21SSumit Garg bl32_image_ep_info.pc = BL32_BASE; 945e5cfc21SSumit Garg bl32_image_ep_info.spsr = sq_get_spsr_for_bl32_entry(); 956cb2a397SSumit Garg } else { 966cb2a397SSumit Garg NOTICE("OP-TEE has not been loaded by SCP firmware\n"); 976cb2a397SSumit Garg } 985e5cfc21SSumit Garg #endif /* BL32_BASE */ 995e5cfc21SSumit Garg 1005e5cfc21SSumit Garg /* Populate entry point information for BL33 */ 1015e5cfc21SSumit Garg SET_PARAM_HEAD(&bl33_image_ep_info, 1025e5cfc21SSumit Garg PARAM_EP, 1035e5cfc21SSumit Garg VERSION_1, 1045e5cfc21SSumit Garg 0); 1055e5cfc21SSumit Garg /* 1065e5cfc21SSumit Garg * Tell BL31 where the non-trusted software image 1075e5cfc21SSumit Garg * is located and the entry state information 1085e5cfc21SSumit Garg */ 1095e5cfc21SSumit Garg bl33_image_ep_info.pc = PRELOADED_BL33_BASE; 1105e5cfc21SSumit Garg bl33_image_ep_info.spsr = sq_get_spsr_for_bl33_entry(); 1115e5cfc21SSumit Garg SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE); 112c35d59a3SSumit Garg } 113c35d59a3SSumit Garg 1145931fdacSSumit Garg static void sq_configure_sys_timer(void) 1155931fdacSSumit Garg { 1165931fdacSSumit Garg unsigned int reg_val; 1175931fdacSSumit Garg 1185931fdacSSumit Garg reg_val = (1 << CNTACR_RPCT_SHIFT) | (1 << CNTACR_RVCT_SHIFT); 1195931fdacSSumit Garg reg_val |= (1 << CNTACR_RFRQ_SHIFT) | (1 << CNTACR_RVOFF_SHIFT); 1205931fdacSSumit Garg reg_val |= (1 << CNTACR_RWVT_SHIFT) | (1 << CNTACR_RWPT_SHIFT); 1215931fdacSSumit Garg mmio_write_32(SQ_SYS_TIMCTL_BASE + 1225931fdacSSumit Garg CNTACR_BASE(PLAT_SQ_NSTIMER_FRAME_ID), reg_val); 1235931fdacSSumit Garg 1245931fdacSSumit Garg reg_val = (1 << CNTNSAR_NS_SHIFT(PLAT_SQ_NSTIMER_FRAME_ID)); 1255931fdacSSumit Garg mmio_write_32(SQ_SYS_TIMCTL_BASE + CNTNSAR, reg_val); 1265931fdacSSumit Garg } 1275931fdacSSumit Garg 128c35d59a3SSumit Garg void bl31_platform_setup(void) 129c35d59a3SSumit Garg { 1300eb275c9SSumit Garg /* Initialize the CCN interconnect */ 1310eb275c9SSumit Garg plat_sq_interconnect_init(); 1320eb275c9SSumit Garg plat_sq_interconnect_enter_coherency(); 133b529799fSSumit Garg 134b529799fSSumit Garg /* Initialize the GIC driver, cpu and distributor interfaces */ 135b529799fSSumit Garg sq_gic_driver_init(); 136b529799fSSumit Garg sq_gic_init(); 1375931fdacSSumit Garg 1385931fdacSSumit Garg /* Enable and initialize the System level generic timer */ 1395931fdacSSumit Garg mmio_write_32(SQ_SYS_CNTCTL_BASE + CNTCR_OFF, 140c9512bcaSAntonio Nino Diaz CNTCR_FCREQ(0U) | CNTCR_EN); 1415931fdacSSumit Garg 1425931fdacSSumit Garg /* Allow access to the System counter timer module */ 1435931fdacSSumit Garg sq_configure_sys_timer(); 144c35d59a3SSumit Garg } 145c35d59a3SSumit Garg 146c35d59a3SSumit Garg void bl31_plat_runtime_setup(void) 147c35d59a3SSumit Garg { 148cfe19f85SArd Biesheuvel struct draminfo *di = (struct draminfo *)(unsigned long)DRAMINFO_BASE; 149cfe19f85SArd Biesheuvel 150cfe19f85SArd Biesheuvel scpi_get_draminfo(di); 151c35d59a3SSumit Garg } 152c35d59a3SSumit Garg 153c35d59a3SSumit Garg void bl31_plat_arch_setup(void) 154c35d59a3SSumit Garg { 1558cd37d7bSSumit Garg sq_mmap_setup(BL31_BASE, BL31_SIZE, NULL); 1568cd37d7bSSumit Garg enable_mmu_el3(XLAT_TABLE_NC); 1578cd37d7bSSumit Garg } 1588cd37d7bSSumit Garg 1598cd37d7bSSumit Garg void bl31_plat_enable_mmu(uint32_t flags) 1608cd37d7bSSumit Garg { 1618cd37d7bSSumit Garg enable_mmu_el3(flags | XLAT_TABLE_NC); 162c35d59a3SSumit Garg } 1635931fdacSSumit Garg 1645931fdacSSumit Garg unsigned int plat_get_syscnt_freq2(void) 1655931fdacSSumit Garg { 1665931fdacSSumit Garg unsigned int counter_base_frequency; 1675931fdacSSumit Garg 1685931fdacSSumit Garg /* Read the frequency from Frequency modes table */ 1695931fdacSSumit Garg counter_base_frequency = mmio_read_32(SQ_SYS_CNTCTL_BASE + CNTFID_OFF); 1705931fdacSSumit Garg 1715931fdacSSumit Garg /* The first entry of the frequency modes table must not be 0 */ 1725931fdacSSumit Garg if (counter_base_frequency == 0) 1735931fdacSSumit Garg panic(); 1745931fdacSSumit Garg 1755931fdacSSumit Garg return counter_base_frequency; 1765931fdacSSumit Garg } 177