xref: /rk3399_ARM-atf/plat/rockchip/common/include/plat_private.h (revision 4e836d3578a6817756a320022f0595ec2ee50f3f)
16fba6e04STony Xie /*
26fba6e04STony Xie  * Copyright (c) 2014-2016, ARM Limited and Contributors. All rights reserved.
36fba6e04STony Xie  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
56fba6e04STony Xie  */
66fba6e04STony Xie 
76fba6e04STony Xie #ifndef __PLAT_PRIVATE_H__
86fba6e04STony Xie #define __PLAT_PRIVATE_H__
96fba6e04STony Xie 
106fba6e04STony Xie #ifndef __ASSEMBLY__
116fba6e04STony Xie #include <mmio.h>
126fba6e04STony Xie #include <stdint.h>
136fba6e04STony Xie #include <xlat_tables.h>
149ec78bdfSTony Xie #include <psci.h>
156fba6e04STony Xie 
16ec693569SCaesar Wang #define __sramdata __attribute__((section(".sram.data")))
17ec693569SCaesar Wang #define __sramconst __attribute__((section(".sram.rodata")))
18bc5c3007SLin Huang #define __sramfunc __attribute__((section(".sram.text")))
19bc5c3007SLin Huang 
20bc5c3007SLin Huang #define __pmusramdata __attribute__((section(".pmusram.data")))
21bc5c3007SLin Huang #define __pmusramconst __attribute__((section(".pmusram.rodata")))
22bc5c3007SLin Huang #define __pmusramfunc __attribute__((section(".pmusram.text")))
23ec693569SCaesar Wang 
24ec693569SCaesar Wang extern uint32_t __bl31_sram_text_start, __bl31_sram_text_end;
25ec693569SCaesar Wang extern uint32_t __bl31_sram_data_start, __bl31_sram_data_end;
26bc5c3007SLin Huang extern uint32_t __bl31_sram_stack_start, __bl31_sram_stack_end;
27*4e836d35SLin Huang extern uint32_t __bl31_sram_text_real_end, __bl31_sram_data_real_end;
28977001aaSXing Zheng extern uint32_t __sram_incbin_start, __sram_incbin_end;
29*4e836d35SLin Huang extern uint32_t __sram_incbin_real_end;
30ec693569SCaesar Wang 
316fba6e04STony Xie 
326fba6e04STony Xie /******************************************************************************
336fba6e04STony Xie  * The register have write-mask bits, it is mean, if you want to set the bits,
346fba6e04STony Xie  * you needs set the write-mask bits at the same time,
356fba6e04STony Xie  * The write-mask bits is in high 16-bits.
366fba6e04STony Xie  * The fllowing macro definition helps access write-mask bits reg efficient!
376fba6e04STony Xie  ******************************************************************************/
386fba6e04STony Xie #define REG_MSK_SHIFT	16
396fba6e04STony Xie 
406fba6e04STony Xie #ifndef WMSK_BIT
416fba6e04STony Xie #define WMSK_BIT(nr)		BIT((nr) + REG_MSK_SHIFT)
426fba6e04STony Xie #endif
436fba6e04STony Xie 
446fba6e04STony Xie /* set one bit with write mask */
456fba6e04STony Xie #ifndef BIT_WITH_WMSK
466fba6e04STony Xie #define BIT_WITH_WMSK(nr)	(BIT(nr) | WMSK_BIT(nr))
476fba6e04STony Xie #endif
486fba6e04STony Xie 
496fba6e04STony Xie #ifndef BITS_SHIFT
506fba6e04STony Xie #define BITS_SHIFT(bits, shift)	(bits << (shift))
516fba6e04STony Xie #endif
526fba6e04STony Xie 
536fba6e04STony Xie #ifndef BITS_WITH_WMASK
54f47a25ddSCaesar Wang #define BITS_WITH_WMASK(bits, msk, shift)\
556fba6e04STony Xie 	(BITS_SHIFT(bits, shift) | BITS_SHIFT(msk, (shift + REG_MSK_SHIFT)))
566fba6e04STony Xie #endif
576fba6e04STony Xie 
586fba6e04STony Xie /******************************************************************************
596fba6e04STony Xie  * Function and variable prototypes
606fba6e04STony Xie  *****************************************************************************/
616fba6e04STony Xie void plat_configure_mmu_el3(unsigned long total_base,
626fba6e04STony Xie 			    unsigned long total_size,
636fba6e04STony Xie 			    unsigned long,
646fba6e04STony Xie 			    unsigned long,
656fba6e04STony Xie 			    unsigned long,
666fba6e04STony Xie 			    unsigned long);
676fba6e04STony Xie 
686fba6e04STony Xie void plat_cci_init(void);
696fba6e04STony Xie void plat_cci_enable(void);
706fba6e04STony Xie void plat_cci_disable(void);
716fba6e04STony Xie 
726fba6e04STony Xie void plat_delay_timer_init(void);
736fba6e04STony Xie 
7468ff45f4SCaesar Wang void params_early_setup(void *plat_params_from_bl2);
7568ff45f4SCaesar Wang 
766fba6e04STony Xie void plat_rockchip_gic_driver_init(void);
776fba6e04STony Xie void plat_rockchip_gic_init(void);
786fba6e04STony Xie void plat_rockchip_gic_cpuif_enable(void);
796fba6e04STony Xie void plat_rockchip_gic_cpuif_disable(void);
806fba6e04STony Xie void plat_rockchip_gic_pcpu_init(void);
816fba6e04STony Xie 
826fba6e04STony Xie void plat_rockchip_pmu_init(void);
836fba6e04STony Xie void plat_rockchip_soc_init(void);
849ec78bdfSTony Xie uintptr_t plat_get_sec_entrypoint(void);
856fba6e04STony Xie 
86f47a25ddSCaesar Wang void platform_cpu_warmboot(void);
87f47a25ddSCaesar Wang 
88e550c631SCaesar Wang struct gpio_info *plat_get_rockchip_gpio_reset(void);
89e550c631SCaesar Wang struct gpio_info *plat_get_rockchip_gpio_poweroff(void);
90e550c631SCaesar Wang struct gpio_info *plat_get_rockchip_suspend_gpio(uint32_t *count);
912bff35bbSCaesar Wang struct apio_info *plat_get_rockchip_suspend_apio(void);
929901dcf6SCaesar Wang void plat_rockchip_gpio_init(void);
939901dcf6SCaesar Wang 
94f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_on(unsigned long mpidr, uint64_t entrypoint);
95f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_off(uint32_t lvl,
96f32ab444Stony.xie 				 plat_local_state_t lvl_state);
97f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_off(void);
98f32ab444Stony.xie int rockchip_soc_sys_pwr_dm_suspend(void);
99f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_suspend(void);
100f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_suspend(uint32_t lvl,
101f32ab444Stony.xie 				     plat_local_state_t lvl_state);
102f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_on_finish(uint32_t lvl,
103f32ab444Stony.xie 				       plat_local_state_t lvl_state);
104f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_on_finish(void);
105f32ab444Stony.xie int rockchip_soc_sys_pwr_dm_resume(void);
106f32ab444Stony.xie 
107f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_resume(uint32_t lvl,
108f32ab444Stony.xie 				    plat_local_state_t lvl_state);
109f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_resume(void);
110f32ab444Stony.xie void __dead2 rockchip_soc_soft_reset(void);
111f32ab444Stony.xie void __dead2 rockchip_soc_system_off(void);
112f32ab444Stony.xie void __dead2 rockchip_soc_cores_pd_pwr_dn_wfi(
113f32ab444Stony.xie 				const psci_power_state_t *target_state);
114f32ab444Stony.xie void __dead2 rockchip_soc_sys_pd_pwr_dn_wfi(void);
115f32ab444Stony.xie 
1166fba6e04STony Xie extern const unsigned char rockchip_power_domain_tree_desc[];
1176fba6e04STony Xie 
118bc5c3007SLin Huang extern void *pmu_cpuson_entrypoint;
1196fba6e04STony Xie extern uint64_t cpuson_entry_point[PLATFORM_CORE_COUNT];
1206fba6e04STony Xie extern uint32_t cpuson_flags[PLATFORM_CORE_COUNT];
1216fba6e04STony Xie 
1226fba6e04STony Xie extern const mmap_region_t plat_rk_mmap[];
123ec693569SCaesar Wang 
124bc5c3007SLin Huang void rockchip_plat_mmu_el3(void);
125ec693569SCaesar Wang 
1266fba6e04STony Xie #endif /* __ASSEMBLY__ */
1276fba6e04STony Xie 
1289ec78bdfSTony Xie /******************************************************************************
1299ec78bdfSTony Xie  * cpu up status
1309ec78bdfSTony Xie  * The bits of macro value is not more than 12 bits for cmp instruction!
1319ec78bdfSTony Xie  ******************************************************************************/
1329ec78bdfSTony Xie #define PMU_CPU_HOTPLUG		0xf00
1339ec78bdfSTony Xie #define PMU_CPU_AUTO_PWRDN	0xf0
1349ec78bdfSTony Xie #define PMU_CLST_RET	0xa5
1356fba6e04STony Xie 
1366fba6e04STony Xie #endif /* __PLAT_PRIVATE_H__ */
137