xref: /rk3399_ARM-atf/plat/rockchip/common/include/plat_private.h (revision 402b3cf8766fe2cb4ae462f7ee7761d08a1ba56c)
16fba6e04STony Xie /*
2c1185ffdSJulius Werner  * Copyright (c) 2014-2019, ARM Limited and Contributors. All rights reserved.
36fba6e04STony Xie  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
56fba6e04STony Xie  */
66fba6e04STony Xie 
7c3cf06f1SAntonio Nino Diaz #ifndef PLAT_PRIVATE_H
8c3cf06f1SAntonio Nino Diaz #define PLAT_PRIVATE_H
96fba6e04STony Xie 
10d5dfdeb6SJulius Werner #ifndef __ASSEMBLER__
1109d40e0eSAntonio Nino Diaz 
126fba6e04STony Xie #include <stdint.h>
1309d40e0eSAntonio Nino Diaz 
1409d40e0eSAntonio Nino Diaz #include <lib/psci/psci.h>
1509d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables.h>
1609d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
17c1185ffdSJulius Werner #include <plat_params.h>
186fba6e04STony Xie 
19ec693569SCaesar Wang #define __sramdata __attribute__((section(".sram.data")))
20ec693569SCaesar Wang #define __sramconst __attribute__((section(".sram.rodata")))
21bc5c3007SLin Huang #define __sramfunc __attribute__((section(".sram.text")))
22bc5c3007SLin Huang 
23bc5c3007SLin Huang #define __pmusramdata __attribute__((section(".pmusram.data")))
24bc5c3007SLin Huang #define __pmusramconst __attribute__((section(".pmusram.rodata")))
25bc5c3007SLin Huang #define __pmusramfunc __attribute__((section(".pmusram.text")))
26ec693569SCaesar Wang 
27ec693569SCaesar Wang extern uint32_t __bl31_sram_text_start, __bl31_sram_text_end;
28ec693569SCaesar Wang extern uint32_t __bl31_sram_data_start, __bl31_sram_data_end;
29bc5c3007SLin Huang extern uint32_t __bl31_sram_stack_start, __bl31_sram_stack_end;
304e836d35SLin Huang extern uint32_t __bl31_sram_text_real_end, __bl31_sram_data_real_end;
31977001aaSXing Zheng extern uint32_t __sram_incbin_start, __sram_incbin_end;
324e836d35SLin Huang extern uint32_t __sram_incbin_real_end;
33ec693569SCaesar Wang 
346fba6e04STony Xie /******************************************************************************
356fba6e04STony Xie  * The register have write-mask bits, it is mean, if you want to set the bits,
366fba6e04STony Xie  * you needs set the write-mask bits at the same time,
376fba6e04STony Xie  * The write-mask bits is in high 16-bits.
386fba6e04STony Xie  * The fllowing macro definition helps access write-mask bits reg efficient!
396fba6e04STony Xie  ******************************************************************************/
406fba6e04STony Xie #define REG_MSK_SHIFT	16
416fba6e04STony Xie 
426fba6e04STony Xie #ifndef WMSK_BIT
436fba6e04STony Xie #define WMSK_BIT(nr)		BIT((nr) + REG_MSK_SHIFT)
446fba6e04STony Xie #endif
456fba6e04STony Xie 
466fba6e04STony Xie /* set one bit with write mask */
476fba6e04STony Xie #ifndef BIT_WITH_WMSK
486fba6e04STony Xie #define BIT_WITH_WMSK(nr)	(BIT(nr) | WMSK_BIT(nr))
496fba6e04STony Xie #endif
506fba6e04STony Xie 
516fba6e04STony Xie #ifndef BITS_SHIFT
526fba6e04STony Xie #define BITS_SHIFT(bits, shift)	(bits << (shift))
536fba6e04STony Xie #endif
546fba6e04STony Xie 
556fba6e04STony Xie #ifndef BITS_WITH_WMASK
56f47a25ddSCaesar Wang #define BITS_WITH_WMASK(bits, msk, shift)\
576fba6e04STony Xie 	(BITS_SHIFT(bits, shift) | BITS_SHIFT(msk, (shift + REG_MSK_SHIFT)))
586fba6e04STony Xie #endif
596fba6e04STony Xie 
606fba6e04STony Xie /******************************************************************************
616fba6e04STony Xie  * Function and variable prototypes
626fba6e04STony Xie  *****************************************************************************/
63*402b3cf8SJulius Werner #ifdef __aarch64__
646fba6e04STony Xie void plat_configure_mmu_el3(unsigned long total_base,
656fba6e04STony Xie 			    unsigned long total_size,
666fba6e04STony Xie 			    unsigned long,
676fba6e04STony Xie 			    unsigned long,
686fba6e04STony Xie 			    unsigned long,
696fba6e04STony Xie 			    unsigned long);
706fba6e04STony Xie 
7182e18f89SHeiko Stuebner void rockchip_plat_mmu_el3(void);
72*402b3cf8SJulius Werner #else
73*402b3cf8SJulius Werner void plat_configure_mmu_svc_mon(unsigned long total_base,
74*402b3cf8SJulius Werner 				unsigned long total_size,
75*402b3cf8SJulius Werner 				unsigned long,
76*402b3cf8SJulius Werner 				unsigned long,
77*402b3cf8SJulius Werner 				unsigned long,
78*402b3cf8SJulius Werner 				unsigned long);
79*402b3cf8SJulius Werner 
80*402b3cf8SJulius Werner void rockchip_plat_mmu_svc_mon(void);
8182e18f89SHeiko Stuebner #endif
8282e18f89SHeiko Stuebner 
836fba6e04STony Xie void plat_cci_init(void);
846fba6e04STony Xie void plat_cci_enable(void);
856fba6e04STony Xie void plat_cci_disable(void);
866fba6e04STony Xie 
876fba6e04STony Xie void plat_delay_timer_init(void);
886fba6e04STony Xie 
89c1185ffdSJulius Werner void params_early_setup(u_register_t plat_params_from_bl2);
9068ff45f4SCaesar Wang 
916fba6e04STony Xie void plat_rockchip_gic_driver_init(void);
926fba6e04STony Xie void plat_rockchip_gic_init(void);
936fba6e04STony Xie void plat_rockchip_gic_cpuif_enable(void);
946fba6e04STony Xie void plat_rockchip_gic_cpuif_disable(void);
956fba6e04STony Xie void plat_rockchip_gic_pcpu_init(void);
966fba6e04STony Xie 
976fba6e04STony Xie void plat_rockchip_pmu_init(void);
986fba6e04STony Xie void plat_rockchip_soc_init(void);
999ec78bdfSTony Xie uintptr_t plat_get_sec_entrypoint(void);
1006fba6e04STony Xie 
101f47a25ddSCaesar Wang void platform_cpu_warmboot(void);
102f47a25ddSCaesar Wang 
103c1185ffdSJulius Werner struct bl_aux_gpio_info *plat_get_rockchip_gpio_reset(void);
104c1185ffdSJulius Werner struct bl_aux_gpio_info *plat_get_rockchip_gpio_poweroff(void);
105c1185ffdSJulius Werner struct bl_aux_gpio_info *plat_get_rockchip_suspend_gpio(uint32_t *count);
106c1185ffdSJulius Werner struct bl_aux_rk_apio_info *plat_get_rockchip_suspend_apio(void);
1079901dcf6SCaesar Wang void plat_rockchip_gpio_init(void);
1082adcad64SLin Huang void plat_rockchip_save_gpio(void);
1092adcad64SLin Huang void plat_rockchip_restore_gpio(void);
1109901dcf6SCaesar Wang 
111f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_on(unsigned long mpidr, uint64_t entrypoint);
112f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_off(uint32_t lvl,
113f32ab444Stony.xie 				 plat_local_state_t lvl_state);
114f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_off(void);
115f32ab444Stony.xie int rockchip_soc_sys_pwr_dm_suspend(void);
116f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_suspend(void);
117f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_suspend(uint32_t lvl,
118f32ab444Stony.xie 				     plat_local_state_t lvl_state);
119f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_on_finish(uint32_t lvl,
120f32ab444Stony.xie 				       plat_local_state_t lvl_state);
121f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_on_finish(void);
122f32ab444Stony.xie int rockchip_soc_sys_pwr_dm_resume(void);
123f32ab444Stony.xie 
124f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_resume(uint32_t lvl,
125f32ab444Stony.xie 				    plat_local_state_t lvl_state);
126f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_resume(void);
127f32ab444Stony.xie void __dead2 rockchip_soc_soft_reset(void);
128f32ab444Stony.xie void __dead2 rockchip_soc_system_off(void);
129f32ab444Stony.xie void __dead2 rockchip_soc_cores_pd_pwr_dn_wfi(
130f32ab444Stony.xie 				const psci_power_state_t *target_state);
131f32ab444Stony.xie void __dead2 rockchip_soc_sys_pd_pwr_dn_wfi(void);
132f32ab444Stony.xie 
1336fba6e04STony Xie extern const unsigned char rockchip_power_domain_tree_desc[];
1346fba6e04STony Xie 
135bc5c3007SLin Huang extern void *pmu_cpuson_entrypoint;
13682e18f89SHeiko Stuebner extern u_register_t cpuson_entry_point[PLATFORM_CORE_COUNT];
1376fba6e04STony Xie extern uint32_t cpuson_flags[PLATFORM_CORE_COUNT];
1386fba6e04STony Xie 
1396fba6e04STony Xie extern const mmap_region_t plat_rk_mmap[];
140ec693569SCaesar Wang 
141220c33a2SChristoph Müllner uint32_t rockchip_get_uart_base(void);
142220c33a2SChristoph Müllner 
143d5dfdeb6SJulius Werner #endif /* __ASSEMBLER__ */
1446fba6e04STony Xie 
1459ec78bdfSTony Xie /******************************************************************************
1469ec78bdfSTony Xie  * cpu up status
1479ec78bdfSTony Xie  * The bits of macro value is not more than 12 bits for cmp instruction!
1489ec78bdfSTony Xie  ******************************************************************************/
1499ec78bdfSTony Xie #define PMU_CPU_HOTPLUG		0xf00
1509ec78bdfSTony Xie #define PMU_CPU_AUTO_PWRDN	0xf0
1519ec78bdfSTony Xie #define PMU_CLST_RET	0xa5
1526fba6e04STony Xie 
153c3cf06f1SAntonio Nino Diaz #endif /* PLAT_PRIVATE_H */
154