16fba6e04STony Xie /* 26fba6e04STony Xie * Copyright (c) 2014-2016, ARM Limited and Contributors. All rights reserved. 36fba6e04STony Xie * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 56fba6e04STony Xie */ 66fba6e04STony Xie 7c3cf06f1SAntonio Nino Diaz #ifndef PLAT_PRIVATE_H 8c3cf06f1SAntonio Nino Diaz #define PLAT_PRIVATE_H 96fba6e04STony Xie 106fba6e04STony Xie #ifndef __ASSEMBLY__ 1109d40e0eSAntonio Nino Diaz 126fba6e04STony Xie #include <stdint.h> 1309d40e0eSAntonio Nino Diaz 1409d40e0eSAntonio Nino Diaz #include <lib/psci/psci.h> 1509d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables.h> 1609d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 176fba6e04STony Xie 18ec693569SCaesar Wang #define __sramdata __attribute__((section(".sram.data"))) 19ec693569SCaesar Wang #define __sramconst __attribute__((section(".sram.rodata"))) 20bc5c3007SLin Huang #define __sramfunc __attribute__((section(".sram.text"))) 21bc5c3007SLin Huang 22bc5c3007SLin Huang #define __pmusramdata __attribute__((section(".pmusram.data"))) 23bc5c3007SLin Huang #define __pmusramconst __attribute__((section(".pmusram.rodata"))) 24bc5c3007SLin Huang #define __pmusramfunc __attribute__((section(".pmusram.text"))) 25ec693569SCaesar Wang 26ec693569SCaesar Wang extern uint32_t __bl31_sram_text_start, __bl31_sram_text_end; 27ec693569SCaesar Wang extern uint32_t __bl31_sram_data_start, __bl31_sram_data_end; 28bc5c3007SLin Huang extern uint32_t __bl31_sram_stack_start, __bl31_sram_stack_end; 294e836d35SLin Huang extern uint32_t __bl31_sram_text_real_end, __bl31_sram_data_real_end; 30977001aaSXing Zheng extern uint32_t __sram_incbin_start, __sram_incbin_end; 314e836d35SLin Huang extern uint32_t __sram_incbin_real_end; 32ec693569SCaesar Wang 332d6f1f01SAntonio Nino Diaz struct rockchip_bl31_params { 342d6f1f01SAntonio Nino Diaz param_header_t h; 352d6f1f01SAntonio Nino Diaz image_info_t *bl31_image_info; 362d6f1f01SAntonio Nino Diaz entry_point_info_t *bl32_ep_info; 372d6f1f01SAntonio Nino Diaz image_info_t *bl32_image_info; 382d6f1f01SAntonio Nino Diaz entry_point_info_t *bl33_ep_info; 392d6f1f01SAntonio Nino Diaz image_info_t *bl33_image_info; 402d6f1f01SAntonio Nino Diaz }; 416fba6e04STony Xie 426fba6e04STony Xie /****************************************************************************** 436fba6e04STony Xie * The register have write-mask bits, it is mean, if you want to set the bits, 446fba6e04STony Xie * you needs set the write-mask bits at the same time, 456fba6e04STony Xie * The write-mask bits is in high 16-bits. 466fba6e04STony Xie * The fllowing macro definition helps access write-mask bits reg efficient! 476fba6e04STony Xie ******************************************************************************/ 486fba6e04STony Xie #define REG_MSK_SHIFT 16 496fba6e04STony Xie 506fba6e04STony Xie #ifndef WMSK_BIT 516fba6e04STony Xie #define WMSK_BIT(nr) BIT((nr) + REG_MSK_SHIFT) 526fba6e04STony Xie #endif 536fba6e04STony Xie 546fba6e04STony Xie /* set one bit with write mask */ 556fba6e04STony Xie #ifndef BIT_WITH_WMSK 566fba6e04STony Xie #define BIT_WITH_WMSK(nr) (BIT(nr) | WMSK_BIT(nr)) 576fba6e04STony Xie #endif 586fba6e04STony Xie 596fba6e04STony Xie #ifndef BITS_SHIFT 606fba6e04STony Xie #define BITS_SHIFT(bits, shift) (bits << (shift)) 616fba6e04STony Xie #endif 626fba6e04STony Xie 636fba6e04STony Xie #ifndef BITS_WITH_WMASK 64f47a25ddSCaesar Wang #define BITS_WITH_WMASK(bits, msk, shift)\ 656fba6e04STony Xie (BITS_SHIFT(bits, shift) | BITS_SHIFT(msk, (shift + REG_MSK_SHIFT))) 666fba6e04STony Xie #endif 676fba6e04STony Xie 686fba6e04STony Xie /****************************************************************************** 696fba6e04STony Xie * Function and variable prototypes 706fba6e04STony Xie *****************************************************************************/ 7182e18f89SHeiko Stuebner #ifdef AARCH32 7282e18f89SHeiko Stuebner void plat_configure_mmu_svc_mon(unsigned long total_base, 7382e18f89SHeiko Stuebner unsigned long total_size, 7482e18f89SHeiko Stuebner unsigned long, 7582e18f89SHeiko Stuebner unsigned long, 7682e18f89SHeiko Stuebner unsigned long, 7782e18f89SHeiko Stuebner unsigned long); 7882e18f89SHeiko Stuebner 7982e18f89SHeiko Stuebner void rockchip_plat_mmu_svc_mon(void); 8082e18f89SHeiko Stuebner #else 816fba6e04STony Xie void plat_configure_mmu_el3(unsigned long total_base, 826fba6e04STony Xie unsigned long total_size, 836fba6e04STony Xie unsigned long, 846fba6e04STony Xie unsigned long, 856fba6e04STony Xie unsigned long, 866fba6e04STony Xie unsigned long); 876fba6e04STony Xie 8882e18f89SHeiko Stuebner void rockchip_plat_mmu_el3(void); 8982e18f89SHeiko Stuebner #endif 9082e18f89SHeiko Stuebner 916fba6e04STony Xie void plat_cci_init(void); 926fba6e04STony Xie void plat_cci_enable(void); 936fba6e04STony Xie void plat_cci_disable(void); 946fba6e04STony Xie 956fba6e04STony Xie void plat_delay_timer_init(void); 966fba6e04STony Xie 9768ff45f4SCaesar Wang void params_early_setup(void *plat_params_from_bl2); 9868ff45f4SCaesar Wang 996fba6e04STony Xie void plat_rockchip_gic_driver_init(void); 1006fba6e04STony Xie void plat_rockchip_gic_init(void); 1016fba6e04STony Xie void plat_rockchip_gic_cpuif_enable(void); 1026fba6e04STony Xie void plat_rockchip_gic_cpuif_disable(void); 1036fba6e04STony Xie void plat_rockchip_gic_pcpu_init(void); 1046fba6e04STony Xie 1056fba6e04STony Xie void plat_rockchip_pmu_init(void); 1066fba6e04STony Xie void plat_rockchip_soc_init(void); 1079ec78bdfSTony Xie uintptr_t plat_get_sec_entrypoint(void); 1086fba6e04STony Xie 109f47a25ddSCaesar Wang void platform_cpu_warmboot(void); 110f47a25ddSCaesar Wang 111e550c631SCaesar Wang struct gpio_info *plat_get_rockchip_gpio_reset(void); 112e550c631SCaesar Wang struct gpio_info *plat_get_rockchip_gpio_poweroff(void); 113e550c631SCaesar Wang struct gpio_info *plat_get_rockchip_suspend_gpio(uint32_t *count); 1142bff35bbSCaesar Wang struct apio_info *plat_get_rockchip_suspend_apio(void); 1159901dcf6SCaesar Wang void plat_rockchip_gpio_init(void); 1162adcad64SLin Huang void plat_rockchip_save_gpio(void); 1172adcad64SLin Huang void plat_rockchip_restore_gpio(void); 1189901dcf6SCaesar Wang 119f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_on(unsigned long mpidr, uint64_t entrypoint); 120f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_off(uint32_t lvl, 121f32ab444Stony.xie plat_local_state_t lvl_state); 122f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_off(void); 123f32ab444Stony.xie int rockchip_soc_sys_pwr_dm_suspend(void); 124f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_suspend(void); 125f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_suspend(uint32_t lvl, 126f32ab444Stony.xie plat_local_state_t lvl_state); 127f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_on_finish(uint32_t lvl, 128f32ab444Stony.xie plat_local_state_t lvl_state); 129f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_on_finish(void); 130f32ab444Stony.xie int rockchip_soc_sys_pwr_dm_resume(void); 131f32ab444Stony.xie 132f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_resume(uint32_t lvl, 133f32ab444Stony.xie plat_local_state_t lvl_state); 134f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_resume(void); 135f32ab444Stony.xie void __dead2 rockchip_soc_soft_reset(void); 136f32ab444Stony.xie void __dead2 rockchip_soc_system_off(void); 137f32ab444Stony.xie void __dead2 rockchip_soc_cores_pd_pwr_dn_wfi( 138f32ab444Stony.xie const psci_power_state_t *target_state); 139f32ab444Stony.xie void __dead2 rockchip_soc_sys_pd_pwr_dn_wfi(void); 140f32ab444Stony.xie 1416fba6e04STony Xie extern const unsigned char rockchip_power_domain_tree_desc[]; 1426fba6e04STony Xie 143bc5c3007SLin Huang extern void *pmu_cpuson_entrypoint; 14482e18f89SHeiko Stuebner extern u_register_t cpuson_entry_point[PLATFORM_CORE_COUNT]; 1456fba6e04STony Xie extern uint32_t cpuson_flags[PLATFORM_CORE_COUNT]; 1466fba6e04STony Xie 1476fba6e04STony Xie extern const mmap_region_t plat_rk_mmap[]; 148ec693569SCaesar Wang 149*220c33a2SChristoph Müllner uint32_t rockchip_get_uart_base(void); 150*220c33a2SChristoph Müllner 1516fba6e04STony Xie #endif /* __ASSEMBLY__ */ 1526fba6e04STony Xie 1539ec78bdfSTony Xie /****************************************************************************** 1549ec78bdfSTony Xie * cpu up status 1559ec78bdfSTony Xie * The bits of macro value is not more than 12 bits for cmp instruction! 1569ec78bdfSTony Xie ******************************************************************************/ 1579ec78bdfSTony Xie #define PMU_CPU_HOTPLUG 0xf00 1589ec78bdfSTony Xie #define PMU_CPU_AUTO_PWRDN 0xf0 1599ec78bdfSTony Xie #define PMU_CLST_RET 0xa5 1606fba6e04STony Xie 161c3cf06f1SAntonio Nino Diaz #endif /* PLAT_PRIVATE_H */ 162