16fba6e04STony Xie /* 26fba6e04STony Xie * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved. 36fba6e04STony Xie * 4*82cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 56fba6e04STony Xie */ 66fba6e04STony Xie 76fba6e04STony Xie #include <arm_gic.h> 86fba6e04STony Xie #include <assert.h> 96fba6e04STony Xie #include <bl_common.h> 106fba6e04STony Xie #include <console.h> 116fba6e04STony Xie #include <debug.h> 126704f425SAntonio Nino Diaz #include <generic_delay_timer.h> 136fba6e04STony Xie #include <mmio.h> 146fba6e04STony Xie #include <platform.h> 156fba6e04STony Xie #include <plat_private.h> 166fba6e04STony Xie #include <platform_def.h> 176fba6e04STony Xie 186fba6e04STony Xie /******************************************************************************* 196fba6e04STony Xie * Declarations of linker defined symbols which will help us find the layout 206fba6e04STony Xie * of trusted SRAM 216fba6e04STony Xie ******************************************************************************/ 226fba6e04STony Xie unsigned long __RO_START__; 236fba6e04STony Xie unsigned long __RO_END__; 246fba6e04STony Xie 256fba6e04STony Xie /* 266fba6e04STony Xie * The next 2 constants identify the extents of the code & RO data region. 276fba6e04STony Xie * These addresses are used by the MMU setup code and therefore they must be 286fba6e04STony Xie * page-aligned. It is the responsibility of the linker script to ensure that 296fba6e04STony Xie * __RO_START__ and __RO_END__ linker symbols refer to page-aligned addresses. 306fba6e04STony Xie */ 316fba6e04STony Xie #define BL31_RO_BASE (unsigned long)(&__RO_START__) 326fba6e04STony Xie #define BL31_RO_LIMIT (unsigned long)(&__RO_END__) 336fba6e04STony Xie 346fba6e04STony Xie static entry_point_info_t bl32_ep_info; 356fba6e04STony Xie static entry_point_info_t bl33_ep_info; 366fba6e04STony Xie 376fba6e04STony Xie /******************************************************************************* 386fba6e04STony Xie * Return a pointer to the 'entry_point_info' structure of the next image for 396fba6e04STony Xie * the security state specified. BL33 corresponds to the non-secure image type 406fba6e04STony Xie * while BL32 corresponds to the secure image type. A NULL pointer is returned 416fba6e04STony Xie * if the image does not exist. 426fba6e04STony Xie ******************************************************************************/ 436fba6e04STony Xie entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type) 446fba6e04STony Xie { 456fba6e04STony Xie entry_point_info_t *next_image_info; 466fba6e04STony Xie 476fba6e04STony Xie next_image_info = (type == NON_SECURE) ? &bl33_ep_info : &bl32_ep_info; 486fba6e04STony Xie 496fba6e04STony Xie /* None of the images on this platform can have 0x0 as the entrypoint */ 506fba6e04STony Xie if (next_image_info->pc) 516fba6e04STony Xie return next_image_info; 526fba6e04STony Xie else 536fba6e04STony Xie return NULL; 546fba6e04STony Xie } 556fba6e04STony Xie 566fba6e04STony Xie /******************************************************************************* 576fba6e04STony Xie * Perform any BL3-1 early platform setup. Here is an opportunity to copy 586fba6e04STony Xie * parameters passed by the calling EL (S-EL1 in BL2 & S-EL3 in BL1) before they 596fba6e04STony Xie * are lost (potentially). This needs to be done before the MMU is initialized 606fba6e04STony Xie * so that the memory layout can be used while creating page tables. 616fba6e04STony Xie * BL2 has flushed this information to memory, so we are guaranteed to pick up 626fba6e04STony Xie * good data. 636fba6e04STony Xie ******************************************************************************/ 646fba6e04STony Xie void bl31_early_platform_setup(bl31_params_t *from_bl2, 656fba6e04STony Xie void *plat_params_from_bl2) 666fba6e04STony Xie { 676fba6e04STony Xie console_init(PLAT_RK_UART_BASE, PLAT_RK_UART_CLOCK, 686fba6e04STony Xie PLAT_RK_UART_BAUDRATE); 696fba6e04STony Xie 706fba6e04STony Xie VERBOSE("bl31_setup\n"); 716fba6e04STony Xie 726fba6e04STony Xie /* Passing a NULL context is a critical programming error */ 736fba6e04STony Xie assert(from_bl2); 746fba6e04STony Xie 756fba6e04STony Xie assert(from_bl2->h.type == PARAM_BL31); 766fba6e04STony Xie assert(from_bl2->h.version >= VERSION_1); 776fba6e04STony Xie 786fba6e04STony Xie bl32_ep_info = *from_bl2->bl32_ep_info; 796fba6e04STony Xie bl33_ep_info = *from_bl2->bl33_ep_info; 806fba6e04STony Xie 816fba6e04STony Xie plat_rockchip_pmusram_prepare(); 8268ff45f4SCaesar Wang 8368ff45f4SCaesar Wang /* there may have some board sepcific message need to initialize */ 8468ff45f4SCaesar Wang params_early_setup(plat_params_from_bl2); 856fba6e04STony Xie } 866fba6e04STony Xie 876fba6e04STony Xie /******************************************************************************* 886fba6e04STony Xie * Perform any BL3-1 platform setup code 896fba6e04STony Xie ******************************************************************************/ 906fba6e04STony Xie void bl31_platform_setup(void) 916fba6e04STony Xie { 926704f425SAntonio Nino Diaz generic_delay_timer_init(); 936fba6e04STony Xie plat_rockchip_soc_init(); 946fba6e04STony Xie 956fba6e04STony Xie /* Initialize the gic cpu and distributor interfaces */ 966fba6e04STony Xie plat_rockchip_gic_driver_init(); 976fba6e04STony Xie plat_rockchip_gic_init(); 986fba6e04STony Xie plat_rockchip_pmu_init(); 996fba6e04STony Xie } 1006fba6e04STony Xie 1016fba6e04STony Xie /******************************************************************************* 1026fba6e04STony Xie * Perform the very early platform specific architectural setup here. At the 1036fba6e04STony Xie * moment this is only intializes the mmu in a quick and dirty way. 1046fba6e04STony Xie ******************************************************************************/ 1056fba6e04STony Xie void bl31_plat_arch_setup(void) 1066fba6e04STony Xie { 1076fba6e04STony Xie plat_cci_init(); 1086fba6e04STony Xie plat_cci_enable(); 1096fba6e04STony Xie plat_configure_mmu_el3(BL31_RO_BASE, 11047497053SMasahiro Yamada BL_COHERENT_RAM_END - BL31_RO_BASE, 1116fba6e04STony Xie BL31_RO_BASE, 1126fba6e04STony Xie BL31_RO_LIMIT, 11347497053SMasahiro Yamada BL_COHERENT_RAM_BASE, 11447497053SMasahiro Yamada BL_COHERENT_RAM_END); 1156fba6e04STony Xie } 116