xref: /rk3399_ARM-atf/plat/rockchip/common/aarch64/platform_common.c (revision f3d3b316f82faa88e42f3d09c97cd9e52ac92599)
16fba6e04STony Xie /*
26fba6e04STony Xie  * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved.
36fba6e04STony Xie  *
46fba6e04STony Xie  * Redistribution and use in source and binary forms, with or without
56fba6e04STony Xie  * modification, are permitted provided that the following conditions are met:
66fba6e04STony Xie  *
76fba6e04STony Xie  * Redistributions of source code must retain the above copyright notice, this
86fba6e04STony Xie  * list of conditions and the following disclaimer.
96fba6e04STony Xie  *
106fba6e04STony Xie  * Redistributions in binary form must reproduce the above copyright notice,
116fba6e04STony Xie  * this list of conditions and the following disclaimer in the documentation
126fba6e04STony Xie  * and/or other materials provided with the distribution.
136fba6e04STony Xie  *
146fba6e04STony Xie  * Neither the name of ARM nor the names of its contributors may be used
156fba6e04STony Xie  * to endorse or promote products derived from this software without specific
166fba6e04STony Xie  * prior written permission.
176fba6e04STony Xie  *
186fba6e04STony Xie  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
196fba6e04STony Xie  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
206fba6e04STony Xie  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
216fba6e04STony Xie  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
226fba6e04STony Xie  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
236fba6e04STony Xie  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
246fba6e04STony Xie  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
256fba6e04STony Xie  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
266fba6e04STony Xie  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
276fba6e04STony Xie  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
286fba6e04STony Xie  * POSSIBILITY OF SUCH DAMAGE.
296fba6e04STony Xie  */
306fba6e04STony Xie 
316fba6e04STony Xie #include <arch_helpers.h>
326fba6e04STony Xie #include <arm_gic.h>
336fba6e04STony Xie #include <bl_common.h>
346fba6e04STony Xie #include <cci.h>
356fba6e04STony Xie #include <debug.h>
366fba6e04STony Xie #include <string.h>
376fba6e04STony Xie #include <xlat_tables.h>
386fba6e04STony Xie #include <platform_def.h>
396fba6e04STony Xie #include <plat_private.h>
406fba6e04STony Xie 
416fba6e04STony Xie #ifdef PLAT_RK_CCI_BASE
426fba6e04STony Xie static const int cci_map[] = {
436fba6e04STony Xie 	PLAT_RK_CCI_CLUSTER0_SL_IFACE_IX,
446fba6e04STony Xie 	PLAT_RK_CCI_CLUSTER1_SL_IFACE_IX
456fba6e04STony Xie };
466fba6e04STony Xie #endif
476fba6e04STony Xie 
486fba6e04STony Xie /******************************************************************************
496fba6e04STony Xie  * Macro generating the code for the function setting up the pagetables as per
506fba6e04STony Xie  * the platform memory map & initialize the mmu, for the given exception level
516fba6e04STony Xie  ******************************************************************************/
526fba6e04STony Xie #define DEFINE_CONFIGURE_MMU_EL(_el)					\
536fba6e04STony Xie 	void plat_configure_mmu_el ## _el(unsigned long total_base,	\
546fba6e04STony Xie 					  unsigned long total_size,	\
556fba6e04STony Xie 					  unsigned long ro_start,	\
566fba6e04STony Xie 					  unsigned long ro_limit,	\
576fba6e04STony Xie 					  unsigned long coh_start,	\
586fba6e04STony Xie 					  unsigned long coh_limit)	\
596fba6e04STony Xie 	{								\
606fba6e04STony Xie 		mmap_add_region(total_base, total_base,			\
616fba6e04STony Xie 				total_size,				\
626fba6e04STony Xie 				MT_MEMORY | MT_RW | MT_SECURE);		\
636fba6e04STony Xie 		mmap_add_region(ro_start, ro_start,			\
646fba6e04STony Xie 				ro_limit - ro_start,			\
656fba6e04STony Xie 				MT_MEMORY | MT_RO | MT_SECURE);		\
666fba6e04STony Xie 		mmap_add_region(coh_start, coh_start,			\
676fba6e04STony Xie 				coh_limit - coh_start,			\
686fba6e04STony Xie 				MT_DEVICE | MT_RW | MT_SECURE);		\
696fba6e04STony Xie 		mmap_add(plat_rk_mmap);					\
706fba6e04STony Xie 		init_xlat_tables();					\
716fba6e04STony Xie 									\
726fba6e04STony Xie 		enable_mmu_el ## _el(0);				\
736fba6e04STony Xie 	}
746fba6e04STony Xie 
756fba6e04STony Xie /* Define EL3 variants of the function initialising the MMU */
766fba6e04STony Xie DEFINE_CONFIGURE_MMU_EL(3)
776fba6e04STony Xie 
78*f3d3b316SAntonio Nino Diaz unsigned int plat_get_syscnt_freq2(void)
796fba6e04STony Xie {
806fba6e04STony Xie 	return SYS_COUNTER_FREQ_IN_TICKS;
816fba6e04STony Xie }
826fba6e04STony Xie 
836fba6e04STony Xie void plat_cci_init(void)
846fba6e04STony Xie {
856fba6e04STony Xie #ifdef PLAT_RK_CCI_BASE
866fba6e04STony Xie 	/* Initialize CCI driver */
876fba6e04STony Xie 	cci_init(PLAT_RK_CCI_BASE, cci_map, ARRAY_SIZE(cci_map));
886fba6e04STony Xie #endif
896fba6e04STony Xie }
906fba6e04STony Xie 
916fba6e04STony Xie void plat_cci_enable(void)
926fba6e04STony Xie {
936fba6e04STony Xie 	/*
946fba6e04STony Xie 	 * Enable CCI coherency for this cluster.
956fba6e04STony Xie 	 * No need for locks as no other cpu is active at the moment.
966fba6e04STony Xie 	 */
976fba6e04STony Xie #ifdef PLAT_RK_CCI_BASE
986fba6e04STony Xie 	cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr()));
996fba6e04STony Xie #endif
1006fba6e04STony Xie }
1016fba6e04STony Xie 
1026fba6e04STony Xie void plat_cci_disable(void)
1036fba6e04STony Xie {
1046fba6e04STony Xie #ifdef PLAT_RK_CCI_BASE
1056fba6e04STony Xie 	cci_disable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr()));
1066fba6e04STony Xie #endif
1076fba6e04STony Xie }
108