xref: /rk3399_ARM-atf/plat/rockchip/common/aarch64/platform_common.c (revision 82cb2c1ad9897473743f08437d0a3995bed561b9)
16fba6e04STony Xie /*
26fba6e04STony Xie  * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved.
36fba6e04STony Xie  *
4*82cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
56fba6e04STony Xie  */
66fba6e04STony Xie 
76fba6e04STony Xie #include <arch_helpers.h>
86fba6e04STony Xie #include <arm_gic.h>
96fba6e04STony Xie #include <bl_common.h>
106fba6e04STony Xie #include <cci.h>
116fba6e04STony Xie #include <debug.h>
126fba6e04STony Xie #include <string.h>
136fba6e04STony Xie #include <xlat_tables.h>
146fba6e04STony Xie #include <platform_def.h>
156fba6e04STony Xie #include <plat_private.h>
16ed81f3ebSSandrine Bailleux #include <utils.h>
176fba6e04STony Xie 
186fba6e04STony Xie #ifdef PLAT_RK_CCI_BASE
196fba6e04STony Xie static const int cci_map[] = {
206fba6e04STony Xie 	PLAT_RK_CCI_CLUSTER0_SL_IFACE_IX,
216fba6e04STony Xie 	PLAT_RK_CCI_CLUSTER1_SL_IFACE_IX
226fba6e04STony Xie };
236fba6e04STony Xie #endif
246fba6e04STony Xie 
256fba6e04STony Xie /******************************************************************************
266fba6e04STony Xie  * Macro generating the code for the function setting up the pagetables as per
276fba6e04STony Xie  * the platform memory map & initialize the mmu, for the given exception level
286fba6e04STony Xie  ******************************************************************************/
296fba6e04STony Xie #define DEFINE_CONFIGURE_MMU_EL(_el)					\
306fba6e04STony Xie 	void plat_configure_mmu_el ## _el(unsigned long total_base,	\
316fba6e04STony Xie 					  unsigned long total_size,	\
326fba6e04STony Xie 					  unsigned long ro_start,	\
336fba6e04STony Xie 					  unsigned long ro_limit,	\
346fba6e04STony Xie 					  unsigned long coh_start,	\
356fba6e04STony Xie 					  unsigned long coh_limit)	\
366fba6e04STony Xie 	{								\
376fba6e04STony Xie 		mmap_add_region(total_base, total_base,			\
386fba6e04STony Xie 				total_size,				\
396fba6e04STony Xie 				MT_MEMORY | MT_RW | MT_SECURE);		\
406fba6e04STony Xie 		mmap_add_region(ro_start, ro_start,			\
416fba6e04STony Xie 				ro_limit - ro_start,			\
426fba6e04STony Xie 				MT_MEMORY | MT_RO | MT_SECURE);		\
436fba6e04STony Xie 		mmap_add_region(coh_start, coh_start,			\
446fba6e04STony Xie 				coh_limit - coh_start,			\
456fba6e04STony Xie 				MT_DEVICE | MT_RW | MT_SECURE);		\
466fba6e04STony Xie 		mmap_add(plat_rk_mmap);					\
47ec693569SCaesar Wang 		rockchip_plat_sram_mmu_el##_el();			\
486fba6e04STony Xie 		init_xlat_tables();					\
496fba6e04STony Xie 									\
506fba6e04STony Xie 		enable_mmu_el ## _el(0);				\
516fba6e04STony Xie 	}
526fba6e04STony Xie 
536fba6e04STony Xie /* Define EL3 variants of the function initialising the MMU */
546fba6e04STony Xie DEFINE_CONFIGURE_MMU_EL(3)
556fba6e04STony Xie 
56f3d3b316SAntonio Nino Diaz unsigned int plat_get_syscnt_freq2(void)
576fba6e04STony Xie {
586fba6e04STony Xie 	return SYS_COUNTER_FREQ_IN_TICKS;
596fba6e04STony Xie }
606fba6e04STony Xie 
616fba6e04STony Xie void plat_cci_init(void)
626fba6e04STony Xie {
636fba6e04STony Xie #ifdef PLAT_RK_CCI_BASE
646fba6e04STony Xie 	/* Initialize CCI driver */
656fba6e04STony Xie 	cci_init(PLAT_RK_CCI_BASE, cci_map, ARRAY_SIZE(cci_map));
666fba6e04STony Xie #endif
676fba6e04STony Xie }
686fba6e04STony Xie 
696fba6e04STony Xie void plat_cci_enable(void)
706fba6e04STony Xie {
716fba6e04STony Xie 	/*
726fba6e04STony Xie 	 * Enable CCI coherency for this cluster.
736fba6e04STony Xie 	 * No need for locks as no other cpu is active at the moment.
746fba6e04STony Xie 	 */
756fba6e04STony Xie #ifdef PLAT_RK_CCI_BASE
766fba6e04STony Xie 	cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr()));
776fba6e04STony Xie #endif
786fba6e04STony Xie }
796fba6e04STony Xie 
806fba6e04STony Xie void plat_cci_disable(void)
816fba6e04STony Xie {
826fba6e04STony Xie #ifdef PLAT_RK_CCI_BASE
836fba6e04STony Xie 	cci_disable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr()));
846fba6e04STony Xie #endif
856fba6e04STony Xie }
86