xref: /rk3399_ARM-atf/plat/rockchip/common/aarch64/platform_common.c (revision 04b2fb42b171e3fbf2ef823558ac5b0119663dc7)
16fba6e04STony Xie /*
2*036935a8SXiaoDong Huang  * Copyright (c) 2013-2025, ARM Limited and Contributors. All rights reserved.
36fba6e04STony Xie  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
56fba6e04STony Xie  */
66fba6e04STony Xie 
7*036935a8SXiaoDong Huang #include <assert.h>
8ee1ebbd1SIsla Mitchell #include <string.h>
909d40e0eSAntonio Nino Diaz 
1009d40e0eSAntonio Nino Diaz #include <platform_def.h>
1109d40e0eSAntonio Nino Diaz 
1209d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
1309d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1409d40e0eSAntonio Nino Diaz #include <common/debug.h>
1509d40e0eSAntonio Nino Diaz #include <drivers/arm/cci.h>
1609d40e0eSAntonio Nino Diaz #include <lib/utils.h>
17d43a2e8bSXiaoDong Huang #include <lib/xlat_tables/xlat_tables_compat.h>
18d43a2e8bSXiaoDong Huang 
1909d40e0eSAntonio Nino Diaz #include <plat_private.h>
206fba6e04STony Xie 
216fba6e04STony Xie #ifdef PLAT_RK_CCI_BASE
226fba6e04STony Xie static const int cci_map[] = {
236fba6e04STony Xie 	PLAT_RK_CCI_CLUSTER0_SL_IFACE_IX,
246fba6e04STony Xie 	PLAT_RK_CCI_CLUSTER1_SL_IFACE_IX
256fba6e04STony Xie };
266fba6e04STony Xie #endif
276fba6e04STony Xie 
286fba6e04STony Xie /******************************************************************************
296fba6e04STony Xie  * Macro generating the code for the function setting up the pagetables as per
306fba6e04STony Xie  * the platform memory map & initialize the mmu, for the given exception level
316fba6e04STony Xie  ******************************************************************************/
326fba6e04STony Xie #define DEFINE_CONFIGURE_MMU_EL(_el)					\
336fba6e04STony Xie 	void plat_configure_mmu_el ## _el(unsigned long total_base,	\
346fba6e04STony Xie 					  unsigned long total_size,	\
356fba6e04STony Xie 					  unsigned long ro_start,	\
366fba6e04STony Xie 					  unsigned long ro_limit,	\
376fba6e04STony Xie 					  unsigned long coh_start,	\
386fba6e04STony Xie 					  unsigned long coh_limit)	\
396fba6e04STony Xie 	{								\
406fba6e04STony Xie 		mmap_add_region(total_base, total_base,			\
416fba6e04STony Xie 				total_size,				\
426fba6e04STony Xie 				MT_MEMORY | MT_RW | MT_SECURE);		\
436fba6e04STony Xie 		mmap_add_region(ro_start, ro_start,			\
446fba6e04STony Xie 				ro_limit - ro_start,			\
456fba6e04STony Xie 				MT_MEMORY | MT_RO | MT_SECURE);		\
469fd9f1d0Sshengfei Xu 		if ((coh_limit - coh_start) != 0)			\
476fba6e04STony Xie 			mmap_add_region(coh_start, coh_start,		\
486fba6e04STony Xie 					coh_limit - coh_start,		\
496fba6e04STony Xie 					MT_DEVICE | MT_RW | MT_SECURE);	\
506fba6e04STony Xie 		mmap_add(plat_rk_mmap);					\
51bc5c3007SLin Huang 		rockchip_plat_mmu_el##_el();				\
526fba6e04STony Xie 		init_xlat_tables();					\
536fba6e04STony Xie 									\
546fba6e04STony Xie 		enable_mmu_el ## _el(0);				\
556fba6e04STony Xie 	}
566fba6e04STony Xie 
576fba6e04STony Xie /* Define EL3 variants of the function initialising the MMU */
586fba6e04STony Xie DEFINE_CONFIGURE_MMU_EL(3)
596fba6e04STony Xie 
plat_get_syscnt_freq2(void)60f3d3b316SAntonio Nino Diaz unsigned int plat_get_syscnt_freq2(void)
616fba6e04STony Xie {
62*036935a8SXiaoDong Huang #ifdef SYS_COUNTER_FREQ_IN_TICKS
636fba6e04STony Xie 	return SYS_COUNTER_FREQ_IN_TICKS;
64*036935a8SXiaoDong Huang #else
65*036935a8SXiaoDong Huang 	static int sys_counter_freq_in_hz;
66*036935a8SXiaoDong Huang 
67*036935a8SXiaoDong Huang 	if (sys_counter_freq_in_hz == 0)
68*036935a8SXiaoDong Huang 		sys_counter_freq_in_hz = read_cntfrq_el0();
69*036935a8SXiaoDong Huang 
70*036935a8SXiaoDong Huang 	assert(sys_counter_freq_in_hz != 0);
71*036935a8SXiaoDong Huang 
72*036935a8SXiaoDong Huang 	return sys_counter_freq_in_hz;
73*036935a8SXiaoDong Huang #endif
746fba6e04STony Xie }
756fba6e04STony Xie 
plat_cci_init(void)766fba6e04STony Xie void plat_cci_init(void)
776fba6e04STony Xie {
786fba6e04STony Xie #ifdef PLAT_RK_CCI_BASE
796fba6e04STony Xie 	/* Initialize CCI driver */
806fba6e04STony Xie 	cci_init(PLAT_RK_CCI_BASE, cci_map, ARRAY_SIZE(cci_map));
816fba6e04STony Xie #endif
826fba6e04STony Xie }
836fba6e04STony Xie 
plat_cci_enable(void)846fba6e04STony Xie void plat_cci_enable(void)
856fba6e04STony Xie {
866fba6e04STony Xie 	/*
876fba6e04STony Xie 	 * Enable CCI coherency for this cluster.
886fba6e04STony Xie 	 * No need for locks as no other cpu is active at the moment.
896fba6e04STony Xie 	 */
906fba6e04STony Xie #ifdef PLAT_RK_CCI_BASE
916fba6e04STony Xie 	cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr()));
926fba6e04STony Xie #endif
936fba6e04STony Xie }
946fba6e04STony Xie 
plat_cci_disable(void)956fba6e04STony Xie void plat_cci_disable(void)
966fba6e04STony Xie {
976fba6e04STony Xie #ifdef PLAT_RK_CCI_BASE
986fba6e04STony Xie 	cci_disable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr()));
996fba6e04STony Xie #endif
1006fba6e04STony Xie }
101