18ca61538SDavid Pu /* 2e272c61cSVarun Wadekar * Copyright (c) 2020-2021, NVIDIA Corporation. All rights reserved. 38ca61538SDavid Pu * 48ca61538SDavid Pu * SPDX-License-Identifier: BSD-3-Clause 58ca61538SDavid Pu */ 68ca61538SDavid Pu 74ce3e99aSScott Branden #include <inttypes.h> 88ca61538SDavid Pu #include <stdbool.h> 98ca61538SDavid Pu #include <stdint.h> 108ca61538SDavid Pu 118ca61538SDavid Pu #include <common/debug.h> 128ca61538SDavid Pu #include <lib/bakery_lock.h> 13ebd720d0SDavid Pu #include <lib/cassert.h> 148ca61538SDavid Pu #include <lib/extensions/ras.h> 158ca61538SDavid Pu #include <lib/utils_def.h> 168ca61538SDavid Pu #include <services/sdei.h> 178ca61538SDavid Pu 188ca61538SDavid Pu #include <plat/common/platform.h> 198ca61538SDavid Pu #include <platform_def.h> 208ca61538SDavid Pu #include <tegra194_ras_private.h> 218ca61538SDavid Pu #include <tegra_def.h> 228ca61538SDavid Pu #include <tegra_platform.h> 238ca61538SDavid Pu #include <tegra_private.h> 248ca61538SDavid Pu 258ca61538SDavid Pu /* 268ca61538SDavid Pu * ERR<n>FR bits[63:32], it indicates supported RAS errors which can be enabled 278ca61538SDavid Pu * by setting corresponding bits in ERR<n>CTLR 288ca61538SDavid Pu */ 298ca61538SDavid Pu #define ERR_FR_EN_BITS_MASK 0xFFFFFFFF00000000ULL 308ca61538SDavid Pu 31ebd720d0SDavid Pu /* 32ebd720d0SDavid Pu * Number of RAS errors will be cleared per 'tegra194_ras_corrected_err_clear' 33ebd720d0SDavid Pu * function call. 34ebd720d0SDavid Pu */ 35ebd720d0SDavid Pu #define RAS_ERRORS_PER_CALL 8 36ebd720d0SDavid Pu 37ebd720d0SDavid Pu /* 38ebd720d0SDavid Pu * the max possible RAS node index value. 39ebd720d0SDavid Pu */ 40ebd720d0SDavid Pu #define RAS_NODE_INDEX_MAX 0x1FFFFFFFU 41ebd720d0SDavid Pu 428ca61538SDavid Pu /* bakery lock for platform RAS handler. */ 438ca61538SDavid Pu static DEFINE_BAKERY_LOCK(ras_handler_lock); 448ca61538SDavid Pu #define ras_lock() bakery_lock_get(&ras_handler_lock) 458ca61538SDavid Pu #define ras_unlock() bakery_lock_release(&ras_handler_lock) 468ca61538SDavid Pu 478ca61538SDavid Pu /* 488ca61538SDavid Pu * Function to handle an External Abort received at EL3. 498ca61538SDavid Pu * This function is invoked by RAS framework. 508ca61538SDavid Pu */ 518ca61538SDavid Pu static void tegra194_ea_handler(unsigned int ea_reason, uint64_t syndrome, 528ca61538SDavid Pu void *cookie, void *handle, uint64_t flags) 538ca61538SDavid Pu { 548ca61538SDavid Pu int32_t ret; 558ca61538SDavid Pu 568ca61538SDavid Pu ras_lock(); 578ca61538SDavid Pu 584ce3e99aSScott Branden ERROR("MPIDR 0x%lx: exception reason=%u syndrome=0x%" PRIx64 "\n", 59fba5cdc6SDavid Pu read_mpidr(), ea_reason, syndrome); 608ca61538SDavid Pu 618ca61538SDavid Pu /* Call RAS EA handler */ 628ca61538SDavid Pu ret = ras_ea_handler(ea_reason, syndrome, cookie, handle, flags); 638ca61538SDavid Pu if (ret != 0) { 648ca61538SDavid Pu ERROR("RAS error handled!\n"); 658ca61538SDavid Pu ret = sdei_dispatch_event(TEGRA_SDEI_EP_EVENT_0 + 668ca61538SDavid Pu plat_my_core_pos()); 678ca61538SDavid Pu if (ret != 0) 688ca61538SDavid Pu ERROR("sdei_dispatch_event returned %d\n", ret); 698ca61538SDavid Pu } else { 708ca61538SDavid Pu ERROR("Not a RAS error!\n"); 718ca61538SDavid Pu } 728ca61538SDavid Pu 738ca61538SDavid Pu ras_unlock(); 748ca61538SDavid Pu } 758ca61538SDavid Pu 760d851195SVarun Wadekar /* 770d851195SVarun Wadekar * Function to enable all supported RAS error report. 780d851195SVarun Wadekar * 790d851195SVarun Wadekar * Uncorrected errors are set to report as External abort (SError) 800d851195SVarun Wadekar * Corrected errors are set to report as interrupt. 810d851195SVarun Wadekar */ 828ca61538SDavid Pu void tegra194_ras_enable(void) 838ca61538SDavid Pu { 848ca61538SDavid Pu VERBOSE("%s\n", __func__); 858ca61538SDavid Pu 868ca61538SDavid Pu /* skip RAS enablement if not a silicon platform. */ 878ca61538SDavid Pu if (!tegra_platform_is_silicon()) { 888ca61538SDavid Pu return; 898ca61538SDavid Pu } 908ca61538SDavid Pu 918ca61538SDavid Pu /* 928ca61538SDavid Pu * Iterate for each group(num_idx ERRSELRs starting from idx_start) 938ca61538SDavid Pu * use normal for loop instead of for_each_err_record_info to get rid 948ca61538SDavid Pu * of MISRA noise.. 958ca61538SDavid Pu */ 968ca61538SDavid Pu for (uint32_t i = 0U; i < err_record_mappings.num_err_records; i++) { 978ca61538SDavid Pu 988ca61538SDavid Pu const struct err_record_info *info = &err_record_mappings.err_records[i]; 998ca61538SDavid Pu 1008ca61538SDavid Pu uint32_t idx_start = info->sysreg.idx_start; 1018ca61538SDavid Pu uint32_t num_idx = info->sysreg.num_idx; 1028ca61538SDavid Pu const struct ras_aux_data *aux_data = (const struct ras_aux_data *)info->aux_data; 1038ca61538SDavid Pu 1048ca61538SDavid Pu assert(aux_data != NULL); 1058ca61538SDavid Pu 1068ca61538SDavid Pu for (uint32_t j = 0; j < num_idx; j++) { 1078ca61538SDavid Pu 1080d851195SVarun Wadekar /* ERR<n>CTLR register value. */ 1090d851195SVarun Wadekar uint64_t err_ctrl = 0ULL; 1100d851195SVarun Wadekar /* all supported errors for this node. */ 1110d851195SVarun Wadekar uint64_t err_fr; 1120d851195SVarun Wadekar /* uncorrectable errors */ 1130d851195SVarun Wadekar uint64_t uncorr_errs; 1140d851195SVarun Wadekar /* correctable errors */ 1150d851195SVarun Wadekar uint64_t corr_errs; 1168ca61538SDavid Pu 1178ca61538SDavid Pu /* 1188ca61538SDavid Pu * Catch error if something wrong with the RAS aux data 1198ca61538SDavid Pu * record table. 1208ca61538SDavid Pu */ 1218ca61538SDavid Pu assert(aux_data[j].err_ctrl != NULL); 1228ca61538SDavid Pu 1230d851195SVarun Wadekar /* 1240d851195SVarun Wadekar * Write to ERRSELR_EL1 to select the RAS error node. 1250d851195SVarun Wadekar * Always program this at first to select corresponding 1260d851195SVarun Wadekar * RAS node before any other RAS register r/w. 1270d851195SVarun Wadekar */ 1288ca61538SDavid Pu ser_sys_select_record(idx_start + j); 1298ca61538SDavid Pu 1300d851195SVarun Wadekar err_fr = read_erxfr_el1() & ERR_FR_EN_BITS_MASK; 1310d851195SVarun Wadekar uncorr_errs = aux_data[j].err_ctrl(); 1320d851195SVarun Wadekar corr_errs = ~uncorr_errs & err_fr; 1330d851195SVarun Wadekar 1340d851195SVarun Wadekar /* enable error reporting */ 1350d851195SVarun Wadekar ERR_CTLR_ENABLE_FIELD(err_ctrl, ED); 1360d851195SVarun Wadekar 1370d851195SVarun Wadekar /* enable SError reporting for uncorrectable errors */ 1380d851195SVarun Wadekar if ((uncorr_errs & err_fr) != 0ULL) { 1390d851195SVarun Wadekar ERR_CTLR_ENABLE_FIELD(err_ctrl, UE); 1400d851195SVarun Wadekar } 1410d851195SVarun Wadekar 1420d851195SVarun Wadekar /* generate interrupt for corrected errors. */ 1430d851195SVarun Wadekar if (corr_errs != 0ULL) { 1440d851195SVarun Wadekar ERR_CTLR_ENABLE_FIELD(err_ctrl, CFI); 1450d851195SVarun Wadekar } 1460d851195SVarun Wadekar 1470d851195SVarun Wadekar /* enable the supported errors */ 1480d851195SVarun Wadekar err_ctrl |= err_fr; 1490d851195SVarun Wadekar 1504ce3e99aSScott Branden VERBOSE("errselr_el1:0x%x, erxfr:0x%" PRIx64 ", err_ctrl:0x%" PRIx64 "\n", 1510d851195SVarun Wadekar idx_start + j, err_fr, err_ctrl); 1520d851195SVarun Wadekar 1530d851195SVarun Wadekar /* enable specified errors, or set to 0 if no supported error */ 1548ca61538SDavid Pu write_erxctlr_el1(err_ctrl); 1558ca61538SDavid Pu } 1568ca61538SDavid Pu } 1578ca61538SDavid Pu } 1588ca61538SDavid Pu 1590d851195SVarun Wadekar /* 1600d851195SVarun Wadekar * Function to clear RAS ERR<n>STATUS for corrected RAS error. 161ebd720d0SDavid Pu * 162ebd720d0SDavid Pu * This function clears number of 'RAS_ERRORS_PER_CALL' RAS errors at most. 163ebd720d0SDavid Pu * 'cookie' - in/out cookie parameter to specify/store last visited RAS 164ebd720d0SDavid Pu * error record index. it is set to '0' to indicate no more RAS 165ebd720d0SDavid Pu * error record to clear. 1660d851195SVarun Wadekar */ 167ebd720d0SDavid Pu void tegra194_ras_corrected_err_clear(uint64_t *cookie) 1680d851195SVarun Wadekar { 169ebd720d0SDavid Pu /* 170ebd720d0SDavid Pu * 'last_node' and 'last_idx' represent last visited RAS node index from 171ebd720d0SDavid Pu * previous function call. they are set to 0 when first smc call is made 172ebd720d0SDavid Pu * or all RAS error are visited by followed multipile smc calls. 173ebd720d0SDavid Pu */ 174ebd720d0SDavid Pu union prev_record { 175ebd720d0SDavid Pu struct record { 176ebd720d0SDavid Pu uint32_t last_node; 177ebd720d0SDavid Pu uint32_t last_idx; 178ebd720d0SDavid Pu } rec; 179ebd720d0SDavid Pu uint64_t value; 180ebd720d0SDavid Pu } prev; 181ebd720d0SDavid Pu 1820d851195SVarun Wadekar uint64_t clear_ce_status = 0ULL; 183ebd720d0SDavid Pu int32_t nerrs_per_call = RAS_ERRORS_PER_CALL; 184ebd720d0SDavid Pu uint32_t i; 185ebd720d0SDavid Pu 186ebd720d0SDavid Pu if (cookie == NULL) { 187ebd720d0SDavid Pu return; 188ebd720d0SDavid Pu } 189ebd720d0SDavid Pu 190ebd720d0SDavid Pu prev.value = *cookie; 191ebd720d0SDavid Pu 192ebd720d0SDavid Pu if ((prev.rec.last_node >= RAS_NODE_INDEX_MAX) || 193ebd720d0SDavid Pu (prev.rec.last_idx >= RAS_NODE_INDEX_MAX)) { 194ebd720d0SDavid Pu return; 195ebd720d0SDavid Pu } 1960d851195SVarun Wadekar 1970d851195SVarun Wadekar ERR_STATUS_SET_FIELD(clear_ce_status, AV, 0x1UL); 1980d851195SVarun Wadekar ERR_STATUS_SET_FIELD(clear_ce_status, V, 0x1UL); 1990d851195SVarun Wadekar ERR_STATUS_SET_FIELD(clear_ce_status, OF, 0x1UL); 2000d851195SVarun Wadekar ERR_STATUS_SET_FIELD(clear_ce_status, MV, 0x1UL); 2010d851195SVarun Wadekar ERR_STATUS_SET_FIELD(clear_ce_status, CE, 0x3UL); 2020d851195SVarun Wadekar 203ebd720d0SDavid Pu 204ebd720d0SDavid Pu for (i = prev.rec.last_node; i < err_record_mappings.num_err_records; i++) { 2050d851195SVarun Wadekar 2060d851195SVarun Wadekar const struct err_record_info *info = &err_record_mappings.err_records[i]; 2070d851195SVarun Wadekar uint32_t idx_start = info->sysreg.idx_start; 2080d851195SVarun Wadekar uint32_t num_idx = info->sysreg.num_idx; 2090d851195SVarun Wadekar 210ebd720d0SDavid Pu uint32_t j; 211ebd720d0SDavid Pu 212ebd720d0SDavid Pu j = (i == prev.rec.last_node && prev.value != 0UL) ? 213ebd720d0SDavid Pu (prev.rec.last_idx + 1U) : 0U; 214ebd720d0SDavid Pu 215ebd720d0SDavid Pu for (; j < num_idx; j++) { 2160d851195SVarun Wadekar 2170d851195SVarun Wadekar uint64_t status; 2180d851195SVarun Wadekar uint32_t err_idx = idx_start + j; 2190d851195SVarun Wadekar 220ebd720d0SDavid Pu if (err_idx >= RAS_NODE_INDEX_MAX) { 221ebd720d0SDavid Pu return; 222ebd720d0SDavid Pu } 223ebd720d0SDavid Pu 2240d851195SVarun Wadekar write_errselr_el1(err_idx); 2250d851195SVarun Wadekar status = read_erxstatus_el1(); 2260d851195SVarun Wadekar 2270d851195SVarun Wadekar if (ERR_STATUS_GET_FIELD(status, CE) != 0U) { 2280d851195SVarun Wadekar write_erxstatus_el1(clear_ce_status); 2290d851195SVarun Wadekar } 230ebd720d0SDavid Pu 231ebd720d0SDavid Pu --nerrs_per_call; 232ebd720d0SDavid Pu 233ebd720d0SDavid Pu /* only clear 'nerrs_per_call' errors each time. */ 234ebd720d0SDavid Pu if (nerrs_per_call <= 0) { 235ebd720d0SDavid Pu prev.rec.last_idx = j; 236ebd720d0SDavid Pu prev.rec.last_node = i; 237ebd720d0SDavid Pu /* save last visited error record index 238ebd720d0SDavid Pu * into cookie. 239ebd720d0SDavid Pu */ 240ebd720d0SDavid Pu *cookie = prev.value; 241ebd720d0SDavid Pu 242ebd720d0SDavid Pu return; 2430d851195SVarun Wadekar } 2440d851195SVarun Wadekar } 2450d851195SVarun Wadekar } 2460d851195SVarun Wadekar 247ebd720d0SDavid Pu /* 248ebd720d0SDavid Pu * finish if all ras error records are checked or provided index is out 249ebd720d0SDavid Pu * of range. 250ebd720d0SDavid Pu */ 251ebd720d0SDavid Pu *cookie = 0ULL; 252ebd720d0SDavid Pu } 253ebd720d0SDavid Pu 2548ca61538SDavid Pu /* Function to probe an error from error record group. */ 2558ca61538SDavid Pu static int32_t tegra194_ras_record_probe(const struct err_record_info *info, 2568ca61538SDavid Pu int *probe_data) 2578ca61538SDavid Pu { 2588ca61538SDavid Pu /* Skip probing if not a silicon platform */ 2598ca61538SDavid Pu if (!tegra_platform_is_silicon()) { 2608ca61538SDavid Pu return 0; 2618ca61538SDavid Pu } 2628ca61538SDavid Pu 2638ca61538SDavid Pu return ser_probe_sysreg(info->sysreg.idx_start, info->sysreg.num_idx, probe_data); 2648ca61538SDavid Pu } 2658ca61538SDavid Pu 2668ca61538SDavid Pu /* Function to handle error from one given node */ 267fba5cdc6SDavid Pu static int32_t tegra194_ras_node_handler(uint32_t errselr, const char *name, 2680d851195SVarun Wadekar const struct ras_error *errors, uint64_t status) 2698ca61538SDavid Pu { 2708ca61538SDavid Pu bool found = false; 2718ca61538SDavid Pu uint32_t ierr = (uint32_t)ERR_STATUS_GET_FIELD(status, IERR); 2728ca61538SDavid Pu uint32_t serr = (uint32_t)ERR_STATUS_GET_FIELD(status, SERR); 273fba5cdc6SDavid Pu uint64_t val = 0; 2748ca61538SDavid Pu 2750d851195SVarun Wadekar /* not a valid error. */ 2760d851195SVarun Wadekar if (ERR_STATUS_GET_FIELD(status, V) == 0U) { 2770d851195SVarun Wadekar return 0; 2780d851195SVarun Wadekar } 2790d851195SVarun Wadekar 280fba5cdc6SDavid Pu ERR_STATUS_SET_FIELD(val, V, 1); 281fba5cdc6SDavid Pu 282fba5cdc6SDavid Pu /* keep the log print same as linux arm64_ras driver. */ 283fba5cdc6SDavid Pu ERROR("**************************************\n"); 284fba5cdc6SDavid Pu ERROR("RAS Error in %s, ERRSELR_EL1=0x%x:\n", name, errselr); 2854ce3e99aSScott Branden ERROR("\tStatus = 0x%" PRIx64 "\n", status); 286fba5cdc6SDavid Pu 287*1b491eeaSElyes Haouas /* Print uncorrectable error information. */ 2880d851195SVarun Wadekar if (ERR_STATUS_GET_FIELD(status, UE) != 0U) { 2890d851195SVarun Wadekar 290fba5cdc6SDavid Pu ERR_STATUS_SET_FIELD(val, UE, 1); 291fba5cdc6SDavid Pu ERR_STATUS_SET_FIELD(val, UET, 1); 292fba5cdc6SDavid Pu 2938ca61538SDavid Pu /* IERR to error message */ 2948ca61538SDavid Pu for (uint32_t i = 0; errors[i].error_msg != NULL; i++) { 2958ca61538SDavid Pu if (ierr == errors[i].error_code) { 296fba5cdc6SDavid Pu ERROR("\tIERR = %s: 0x%x\n", 297fba5cdc6SDavid Pu errors[i].error_msg, ierr); 298fba5cdc6SDavid Pu 2998ca61538SDavid Pu found = true; 3008ca61538SDavid Pu break; 3018ca61538SDavid Pu } 3028ca61538SDavid Pu } 3030d851195SVarun Wadekar 3048ca61538SDavid Pu if (!found) { 305fba5cdc6SDavid Pu ERROR("\tUnknown IERR: 0x%x\n", ierr); 3068ca61538SDavid Pu } 3078ca61538SDavid Pu 308fba5cdc6SDavid Pu ERROR("SERR = %s: 0x%x\n", ras_serr_to_str(serr), serr); 309fba5cdc6SDavid Pu 310fba5cdc6SDavid Pu /* Overflow, multiple errors have been detected. */ 311fba5cdc6SDavid Pu if (ERR_STATUS_GET_FIELD(status, OF) != 0U) { 312fba5cdc6SDavid Pu ERROR("\tOverflow (there may be more errors) - " 313fba5cdc6SDavid Pu "Uncorrectable\n"); 314fba5cdc6SDavid Pu ERR_STATUS_SET_FIELD(val, OF, 1); 315fba5cdc6SDavid Pu } 316fba5cdc6SDavid Pu 317fba5cdc6SDavid Pu ERROR("\tUncorrectable (this is fatal)\n"); 318fba5cdc6SDavid Pu 319fba5cdc6SDavid Pu /* Miscellaneous Register Valid. */ 320fba5cdc6SDavid Pu if (ERR_STATUS_GET_FIELD(status, MV) != 0U) { 321fba5cdc6SDavid Pu ERROR("\tMISC0 = 0x%lx\n", read_erxmisc0_el1()); 322fba5cdc6SDavid Pu ERROR("\tMISC1 = 0x%lx\n", read_erxmisc1_el1()); 323fba5cdc6SDavid Pu ERR_STATUS_SET_FIELD(val, MV, 1); 324fba5cdc6SDavid Pu } 325fba5cdc6SDavid Pu 326fba5cdc6SDavid Pu /* Address Valid. */ 327fba5cdc6SDavid Pu if (ERR_STATUS_GET_FIELD(status, AV) != 0U) { 328fba5cdc6SDavid Pu ERROR("\tADDR = 0x%lx\n", read_erxaddr_el1()); 329fba5cdc6SDavid Pu ERR_STATUS_SET_FIELD(val, AV, 1); 330fba5cdc6SDavid Pu } 331fba5cdc6SDavid Pu 332fba5cdc6SDavid Pu /* Deferred error */ 333fba5cdc6SDavid Pu if (ERR_STATUS_GET_FIELD(status, DE) != 0U) { 334fba5cdc6SDavid Pu ERROR("\tDeferred error\n"); 335fba5cdc6SDavid Pu ERR_STATUS_SET_FIELD(val, DE, 1); 336fba5cdc6SDavid Pu } 337fba5cdc6SDavid Pu 3380d851195SVarun Wadekar } else { 3390d851195SVarun Wadekar /* For corrected error, simply clear it. */ 3400d851195SVarun Wadekar VERBOSE("corrected RAS error is cleared: ERRSELR_EL1:0x%x, " 3410d851195SVarun Wadekar "IERR:0x%x, SERR:0x%x\n", errselr, ierr, serr); 342fba5cdc6SDavid Pu ERR_STATUS_SET_FIELD(val, CE, 1); 3430d851195SVarun Wadekar } 3448ca61538SDavid Pu 345fba5cdc6SDavid Pu ERROR("**************************************\n"); 3468ca61538SDavid Pu 347fba5cdc6SDavid Pu /* Write to clear reported errors. */ 348fba5cdc6SDavid Pu write_erxstatus_el1(val); 349fba5cdc6SDavid Pu 350fba5cdc6SDavid Pu /* error handled */ 3518ca61538SDavid Pu return 0; 3528ca61538SDavid Pu } 3538ca61538SDavid Pu 3548ca61538SDavid Pu /* Function to handle one error node from an error record group. */ 3558ca61538SDavid Pu static int32_t tegra194_ras_record_handler(const struct err_record_info *info, 3560d851195SVarun Wadekar int probe_data, const struct err_handler_data *const data __unused) 3578ca61538SDavid Pu { 3588ca61538SDavid Pu uint32_t num_idx = info->sysreg.num_idx; 3598ca61538SDavid Pu uint32_t idx_start = info->sysreg.idx_start; 3608ca61538SDavid Pu const struct ras_aux_data *aux_data = info->aux_data; 3610d851195SVarun Wadekar const struct ras_error *errors; 3620d851195SVarun Wadekar uint32_t offset; 363fba5cdc6SDavid Pu const char *node_name; 3648ca61538SDavid Pu 3658ca61538SDavid Pu uint64_t status = 0ULL; 3668ca61538SDavid Pu 3678ca61538SDavid Pu VERBOSE("%s\n", __func__); 3688ca61538SDavid Pu 3698ca61538SDavid Pu assert(probe_data >= 0); 3708ca61538SDavid Pu assert((uint32_t)probe_data < num_idx); 3718ca61538SDavid Pu 3720d851195SVarun Wadekar offset = (uint32_t)probe_data; 3730d851195SVarun Wadekar errors = aux_data[offset].error_records; 374fba5cdc6SDavid Pu node_name = aux_data[offset].name; 3758ca61538SDavid Pu 3768ca61538SDavid Pu assert(errors != NULL); 3778ca61538SDavid Pu 3788ca61538SDavid Pu /* Write to ERRSELR_EL1 to select the error record */ 3798ca61538SDavid Pu ser_sys_select_record(idx_start + offset); 3808ca61538SDavid Pu 3818ca61538SDavid Pu /* Retrieve status register from the error record */ 3828ca61538SDavid Pu status = read_erxstatus_el1(); 3838ca61538SDavid Pu 384fba5cdc6SDavid Pu return tegra194_ras_node_handler(idx_start + offset, node_name, 385fba5cdc6SDavid Pu errors, status); 3868ca61538SDavid Pu } 3878ca61538SDavid Pu 3888ca61538SDavid Pu 3898ca61538SDavid Pu /* Instantiate RAS nodes */ 3908ca61538SDavid Pu PER_CORE_RAS_NODE_LIST(DEFINE_ONE_RAS_NODE) 3918ca61538SDavid Pu PER_CLUSTER_RAS_NODE_LIST(DEFINE_ONE_RAS_NODE) 3928ca61538SDavid Pu SCF_L3_BANK_RAS_NODE_LIST(DEFINE_ONE_RAS_NODE) 3938ca61538SDavid Pu CCPLEX_RAS_NODE_LIST(DEFINE_ONE_RAS_NODE) 3948ca61538SDavid Pu 3958ca61538SDavid Pu /* Instantiate RAS node groups */ 3968ca61538SDavid Pu static struct ras_aux_data per_core_ras_group[] = { 3978ca61538SDavid Pu PER_CORE_RAS_GROUP_NODES 3988ca61538SDavid Pu }; 399ebd720d0SDavid Pu CASSERT(ARRAY_SIZE(per_core_ras_group) < RAS_NODE_INDEX_MAX, 400ebd720d0SDavid Pu assert_max_per_core_ras_group_size); 4018ca61538SDavid Pu 4028ca61538SDavid Pu static struct ras_aux_data per_cluster_ras_group[] = { 4038ca61538SDavid Pu PER_CLUSTER_RAS_GROUP_NODES 4048ca61538SDavid Pu }; 405ebd720d0SDavid Pu CASSERT(ARRAY_SIZE(per_cluster_ras_group) < RAS_NODE_INDEX_MAX, 406ebd720d0SDavid Pu assert_max_per_cluster_ras_group_size); 4078ca61538SDavid Pu 4088ca61538SDavid Pu static struct ras_aux_data scf_l3_ras_group[] = { 4098ca61538SDavid Pu SCF_L3_BANK_RAS_GROUP_NODES 4108ca61538SDavid Pu }; 411ebd720d0SDavid Pu CASSERT(ARRAY_SIZE(scf_l3_ras_group) < RAS_NODE_INDEX_MAX, 412ebd720d0SDavid Pu assert_max_scf_l3_ras_group_size); 4138ca61538SDavid Pu 4148ca61538SDavid Pu static struct ras_aux_data ccplex_ras_group[] = { 4158ca61538SDavid Pu CCPLEX_RAS_GROUP_NODES 4168ca61538SDavid Pu }; 417ebd720d0SDavid Pu CASSERT(ARRAY_SIZE(ccplex_ras_group) < RAS_NODE_INDEX_MAX, 418ebd720d0SDavid Pu assert_max_ccplex_ras_group_size); 4198ca61538SDavid Pu 4208ca61538SDavid Pu /* 4218ca61538SDavid Pu * We have same probe and handler for each error record group, use a macro to 4228ca61538SDavid Pu * simply the record definition. 4238ca61538SDavid Pu */ 4248ca61538SDavid Pu #define ADD_ONE_ERR_GROUP(errselr_start, group) \ 4258ca61538SDavid Pu ERR_RECORD_SYSREG_V1((errselr_start), (uint32_t)ARRAY_SIZE((group)), \ 4268ca61538SDavid Pu &tegra194_ras_record_probe, \ 4278ca61538SDavid Pu &tegra194_ras_record_handler, (group)) 4288ca61538SDavid Pu 4298ca61538SDavid Pu /* RAS error record group information */ 4308ca61538SDavid Pu static struct err_record_info carmel_ras_records[] = { 4318ca61538SDavid Pu /* 4328ca61538SDavid Pu * Per core ras error records 4338ca61538SDavid Pu * ERRSELR starts from 0*256 + Logical_CPU_ID*16 + 0 to 4348ca61538SDavid Pu * 0*256 + Logical_CPU_ID*16 + 5 for each group. 4358ca61538SDavid Pu * 8 cores/groups, 6 * 8 nodes in total. 4368ca61538SDavid Pu */ 4378ca61538SDavid Pu ADD_ONE_ERR_GROUP(0x000, per_core_ras_group), 4388ca61538SDavid Pu ADD_ONE_ERR_GROUP(0x010, per_core_ras_group), 4398ca61538SDavid Pu ADD_ONE_ERR_GROUP(0x020, per_core_ras_group), 4408ca61538SDavid Pu ADD_ONE_ERR_GROUP(0x030, per_core_ras_group), 4418ca61538SDavid Pu ADD_ONE_ERR_GROUP(0x040, per_core_ras_group), 4428ca61538SDavid Pu ADD_ONE_ERR_GROUP(0x050, per_core_ras_group), 4438ca61538SDavid Pu ADD_ONE_ERR_GROUP(0x060, per_core_ras_group), 4448ca61538SDavid Pu ADD_ONE_ERR_GROUP(0x070, per_core_ras_group), 4458ca61538SDavid Pu 4468ca61538SDavid Pu /* 4478ca61538SDavid Pu * Per cluster ras error records 4488ca61538SDavid Pu * ERRSELR starts from 2*256 + Logical_Cluster_ID*16 + 0 to 4498ca61538SDavid Pu * 2*256 + Logical_Cluster_ID*16 + 3. 4508ca61538SDavid Pu * 4 clusters/groups, 3 * 4 nodes in total. 4518ca61538SDavid Pu */ 4528ca61538SDavid Pu ADD_ONE_ERR_GROUP(0x200, per_cluster_ras_group), 4538ca61538SDavid Pu ADD_ONE_ERR_GROUP(0x210, per_cluster_ras_group), 4548ca61538SDavid Pu ADD_ONE_ERR_GROUP(0x220, per_cluster_ras_group), 4558ca61538SDavid Pu ADD_ONE_ERR_GROUP(0x230, per_cluster_ras_group), 4568ca61538SDavid Pu 4578ca61538SDavid Pu /* 4588ca61538SDavid Pu * SCF L3_Bank ras error records 4598ca61538SDavid Pu * ERRSELR: 3*256 + L3_Bank_ID, L3_Bank_ID: 0-3 4608ca61538SDavid Pu * 1 groups, 4 nodes in total. 4618ca61538SDavid Pu */ 4628ca61538SDavid Pu ADD_ONE_ERR_GROUP(0x300, scf_l3_ras_group), 4638ca61538SDavid Pu 4648ca61538SDavid Pu /* 4658ca61538SDavid Pu * CCPLEX ras error records 4668ca61538SDavid Pu * ERRSELR: 4*256 + Unit_ID, Unit_ID: 0 - 4 4678ca61538SDavid Pu * 1 groups, 5 nodes in total. 4688ca61538SDavid Pu */ 4698ca61538SDavid Pu ADD_ONE_ERR_GROUP(0x400, ccplex_ras_group), 4708ca61538SDavid Pu }; 4718ca61538SDavid Pu 472ebd720d0SDavid Pu CASSERT(ARRAY_SIZE(carmel_ras_records) < RAS_NODE_INDEX_MAX, 473ebd720d0SDavid Pu assert_max_carmel_ras_records_size); 474ebd720d0SDavid Pu 4758ca61538SDavid Pu REGISTER_ERR_RECORD_INFO(carmel_ras_records); 4768ca61538SDavid Pu 4778ca61538SDavid Pu /* dummy RAS interrupt */ 4788ca61538SDavid Pu static struct ras_interrupt carmel_ras_interrupts[] = {}; 4798ca61538SDavid Pu REGISTER_RAS_INTERRUPTS(carmel_ras_interrupts); 4808ca61538SDavid Pu 4818ca61538SDavid Pu /******************************************************************************* 4828ca61538SDavid Pu * RAS handler for the platform 4838ca61538SDavid Pu ******************************************************************************/ 4848ca61538SDavid Pu void plat_ea_handler(unsigned int ea_reason, uint64_t syndrome, void *cookie, 4858ca61538SDavid Pu void *handle, uint64_t flags) 4868ca61538SDavid Pu { 4878ca61538SDavid Pu #if RAS_EXTENSION 4888ca61538SDavid Pu tegra194_ea_handler(ea_reason, syndrome, cookie, handle, flags); 4898ca61538SDavid Pu #else 49030e8fa7eSPali Rohár plat_default_ea_handler(ea_reason, syndrome, cookie, handle, flags); 4918ca61538SDavid Pu #endif 4928ca61538SDavid Pu } 493