xref: /rk3399_ARM-atf/plat/nvidia/tegra/soc/t186/plat_sip_calls.c (revision bb844c1f0dc3d9cd65fc43391ded6a3eb5975f46)
1 /*
2  * Copyright (c) 2015-2016, ARM Limited and Contributors. All rights reserved.
3  *
4  * Redistribution and use in source and binary forms, with or without
5  * modification, are permitted provided that the following conditions are met:
6  *
7  * Redistributions of source code must retain the above copyright notice, this
8  * list of conditions and the following disclaimer.
9  *
10  * Redistributions in binary form must reproduce the above copyright notice,
11  * this list of conditions and the following disclaimer in the documentation
12  * and/or other materials provided with the distribution.
13  *
14  * Neither the name of ARM nor the names of its contributors may be used
15  * to endorse or promote products derived from this software without specific
16  * prior written permission.
17  *
18  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28  * POSSIBILITY OF SUCH DAMAGE.
29  */
30 
31 #include <arch.h>
32 #include <arch_helpers.h>
33 #include <assert.h>
34 #include <bl_common.h>
35 #include <context_mgmt.h>
36 #include <debug.h>
37 #include <errno.h>
38 #include <mce.h>
39 #include <runtime_svc.h>
40 #include <t18x_ari.h>
41 #include <tegra_private.h>
42 
43 /*******************************************************************************
44  * Tegra186 SiP SMCs
45  ******************************************************************************/
46 #define TEGRA_SIP_NEW_VIDEOMEM_REGION			0x82000003
47 #define TEGRA_SIP_MCE_CMD_ENTER_CSTATE			0x82FFFF00
48 #define TEGRA_SIP_MCE_CMD_UPDATE_CSTATE_INFO		0x82FFFF01
49 #define TEGRA_SIP_MCE_CMD_UPDATE_CROSSOVER_TIME		0x82FFFF02
50 #define TEGRA_SIP_MCE_CMD_READ_CSTATE_STATS		0x82FFFF03
51 #define TEGRA_SIP_MCE_CMD_WRITE_CSTATE_STATS		0x82FFFF04
52 #define TEGRA_SIP_MCE_CMD_IS_SC7_ALLOWED		0x82FFFF05
53 #define TEGRA_SIP_MCE_CMD_ONLINE_CORE			0x82FFFF06
54 #define TEGRA_SIP_MCE_CMD_CC3_CTRL			0x82FFFF07
55 #define TEGRA_SIP_MCE_CMD_ECHO_DATA			0x82FFFF08
56 #define TEGRA_SIP_MCE_CMD_READ_VERSIONS			0x82FFFF09
57 #define TEGRA_SIP_MCE_CMD_ENUM_FEATURES			0x82FFFF0A
58 #define TEGRA_SIP_MCE_CMD_ROC_FLUSH_CACHE_TRBITS	0x82FFFF0B
59 #define TEGRA_SIP_MCE_CMD_ENUM_READ_MCA			0x82FFFF0C
60 #define TEGRA_SIP_MCE_CMD_ENUM_WRITE_MCA		0x82FFFF0D
61 #define TEGRA_SIP_MCE_CMD_ROC_FLUSH_CACHE		0x82FFFF0E
62 #define TEGRA_SIP_MCE_CMD_ROC_CLEAN_CACHE		0x82FFFF0F
63 
64 /*******************************************************************************
65  * This function is responsible for handling all T186 SiP calls
66  ******************************************************************************/
67 int plat_sip_handler(uint32_t smc_fid,
68 		     uint64_t x1,
69 		     uint64_t x2,
70 		     uint64_t x3,
71 		     uint64_t x4,
72 		     void *cookie,
73 		     void *handle,
74 		     uint64_t flags)
75 {
76 	int mce_ret;
77 
78 	switch (smc_fid) {
79 
80 	/*
81 	 * Micro Coded Engine (MCE) commands reside in the 0x82FFFF00 -
82 	 * 0x82FFFFFF SiP SMC space
83 	 */
84 	case TEGRA_SIP_MCE_CMD_ENTER_CSTATE:
85 	case TEGRA_SIP_MCE_CMD_UPDATE_CSTATE_INFO:
86 	case TEGRA_SIP_MCE_CMD_UPDATE_CROSSOVER_TIME:
87 	case TEGRA_SIP_MCE_CMD_READ_CSTATE_STATS:
88 	case TEGRA_SIP_MCE_CMD_WRITE_CSTATE_STATS:
89 	case TEGRA_SIP_MCE_CMD_IS_SC7_ALLOWED:
90 	case TEGRA_SIP_MCE_CMD_CC3_CTRL:
91 	case TEGRA_SIP_MCE_CMD_ECHO_DATA:
92 	case TEGRA_SIP_MCE_CMD_READ_VERSIONS:
93 	case TEGRA_SIP_MCE_CMD_ENUM_FEATURES:
94 	case TEGRA_SIP_MCE_CMD_ROC_FLUSH_CACHE_TRBITS:
95 	case TEGRA_SIP_MCE_CMD_ENUM_READ_MCA:
96 	case TEGRA_SIP_MCE_CMD_ENUM_WRITE_MCA:
97 	case TEGRA_SIP_MCE_CMD_ROC_FLUSH_CACHE:
98 	case TEGRA_SIP_MCE_CMD_ROC_CLEAN_CACHE:
99 
100 		/* clean up the high bits */
101 		smc_fid &= MCE_CMD_MASK;
102 
103 		/* execute the command and store the result */
104 		mce_ret = mce_command_handler(smc_fid, x1, x2, x3);
105 		write_ctx_reg(get_gpregs_ctx(handle), CTX_GPREG_X0, mce_ret);
106 
107 		return 0;
108 
109 	default:
110 		ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
111 		break;
112 	}
113 
114 	return -ENOTSUP;
115 }
116