13cf3183fSVarun Wadekar /*
2bb844c1fSVarun Wadekar * Copyright (c) 2015-2016, ARM Limited and Contributors. All rights reserved.
33cf3183fSVarun Wadekar *
482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause
53cf3183fSVarun Wadekar */
63cf3183fSVarun Wadekar
709d40e0eSAntonio Nino Diaz #include <assert.h>
809d40e0eSAntonio Nino Diaz #include <errno.h>
909d40e0eSAntonio Nino Diaz
103cf3183fSVarun Wadekar #include <arch.h>
113cf3183fSVarun Wadekar #include <arch_helpers.h>
1209d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1309d40e0eSAntonio Nino Diaz #include <common/debug.h>
1409d40e0eSAntonio Nino Diaz #include <common/runtime_svc.h>
15691bc22dSVarun Wadekar #include <denver.h>
1609d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
1709d40e0eSAntonio Nino Diaz
18bb844c1fSVarun Wadekar #include <mce.h>
197dd5af0aSVarun Wadekar #include <memctrl.h>
20bb844c1fSVarun Wadekar #include <t18x_ari.h>
213cf3183fSVarun Wadekar #include <tegra_private.h>
223cf3183fSVarun Wadekar
233cf3183fSVarun Wadekar /*******************************************************************************
24691bc22dSVarun Wadekar * Offset to read the ref_clk counter value
25691bc22dSVarun Wadekar ******************************************************************************/
26*11c5b273SAnthony Zhou #define REF_CLK_OFFSET 4ULL
27691bc22dSVarun Wadekar
28691bc22dSVarun Wadekar /*******************************************************************************
293cf3183fSVarun Wadekar * Tegra186 SiP SMCs
303cf3183fSVarun Wadekar ******************************************************************************/
31c76c1b71SVarun Wadekar #define TEGRA_SIP_GET_ACTMON_CLK_COUNTERS 0xC2FFFE02
32c76c1b71SVarun Wadekar #define TEGRA_SIP_MCE_CMD_ENTER_CSTATE 0xC2FFFF00
33c76c1b71SVarun Wadekar #define TEGRA_SIP_MCE_CMD_UPDATE_CSTATE_INFO 0xC2FFFF01
34c76c1b71SVarun Wadekar #define TEGRA_SIP_MCE_CMD_UPDATE_CROSSOVER_TIME 0xC2FFFF02
35c76c1b71SVarun Wadekar #define TEGRA_SIP_MCE_CMD_READ_CSTATE_STATS 0xC2FFFF03
36c76c1b71SVarun Wadekar #define TEGRA_SIP_MCE_CMD_WRITE_CSTATE_STATS 0xC2FFFF04
37c76c1b71SVarun Wadekar #define TEGRA_SIP_MCE_CMD_IS_SC7_ALLOWED 0xC2FFFF05
38*11c5b273SAnthony Zhou
39c76c1b71SVarun Wadekar #define TEGRA_SIP_MCE_CMD_CC3_CTRL 0xC2FFFF07
40c76c1b71SVarun Wadekar #define TEGRA_SIP_MCE_CMD_ECHO_DATA 0xC2FFFF08
41c76c1b71SVarun Wadekar #define TEGRA_SIP_MCE_CMD_READ_VERSIONS 0xC2FFFF09
42c76c1b71SVarun Wadekar #define TEGRA_SIP_MCE_CMD_ENUM_FEATURES 0xC2FFFF0A
43c76c1b71SVarun Wadekar #define TEGRA_SIP_MCE_CMD_ROC_FLUSH_CACHE_TRBITS 0xC2FFFF0B
44c76c1b71SVarun Wadekar #define TEGRA_SIP_MCE_CMD_ENUM_READ_MCA 0xC2FFFF0C
45c76c1b71SVarun Wadekar #define TEGRA_SIP_MCE_CMD_ENUM_WRITE_MCA 0xC2FFFF0D
46c76c1b71SVarun Wadekar #define TEGRA_SIP_MCE_CMD_ROC_FLUSH_CACHE 0xC2FFFF0E
47c76c1b71SVarun Wadekar #define TEGRA_SIP_MCE_CMD_ROC_CLEAN_CACHE 0xC2FFFF0F
48c76c1b71SVarun Wadekar #define TEGRA_SIP_MCE_CMD_ENABLE_LATIC 0xC2FFFF10
49c76c1b71SVarun Wadekar #define TEGRA_SIP_MCE_CMD_UNCORE_PERFMON_REQ 0xC2FFFF11
50c76c1b71SVarun Wadekar #define TEGRA_SIP_MCE_CMD_MISC_CCPLEX 0xC2FFFF12
513cf3183fSVarun Wadekar
523cf3183fSVarun Wadekar /*******************************************************************************
53bb844c1fSVarun Wadekar * This function is responsible for handling all T186 SiP calls
543cf3183fSVarun Wadekar ******************************************************************************/
plat_sip_handler(uint32_t smc_fid,uint64_t x1,uint64_t x2,uint64_t x3,uint64_t x4,const void * cookie,void * handle,uint64_t flags)55*11c5b273SAnthony Zhou int32_t plat_sip_handler(uint32_t smc_fid,
563cf3183fSVarun Wadekar uint64_t x1,
573cf3183fSVarun Wadekar uint64_t x2,
583cf3183fSVarun Wadekar uint64_t x3,
593cf3183fSVarun Wadekar uint64_t x4,
601d49112bSAnthony Zhou const void *cookie,
613cf3183fSVarun Wadekar void *handle,
623cf3183fSVarun Wadekar uint64_t flags)
633cf3183fSVarun Wadekar {
64*11c5b273SAnthony Zhou int32_t mce_ret, ret = 0;
65*11c5b273SAnthony Zhou uint32_t impl, cpu;
66691bc22dSVarun Wadekar uint32_t base, core_clk_ctr, ref_clk_ctr;
67*11c5b273SAnthony Zhou uint32_t local_smc_fid = smc_fid;
68*11c5b273SAnthony Zhou uint64_t local_x1 = x1, local_x2 = x2, local_x3 = x3;
69*11c5b273SAnthony Zhou
70*11c5b273SAnthony Zhou (void)x4;
71*11c5b273SAnthony Zhou (void)cookie;
72*11c5b273SAnthony Zhou (void)flags;
733cf3183fSVarun Wadekar
74c76c1b71SVarun Wadekar if (((smc_fid >> FUNCID_CC_SHIFT) & FUNCID_CC_MASK) == SMC_32) {
75c76c1b71SVarun Wadekar /* 32-bit function, clear top parameter bits */
763cf3183fSVarun Wadekar
77*11c5b273SAnthony Zhou local_x1 = (uint32_t)x1;
78*11c5b273SAnthony Zhou local_x2 = (uint32_t)x2;
79*11c5b273SAnthony Zhou local_x3 = (uint32_t)x3;
80c76c1b71SVarun Wadekar }
81c76c1b71SVarun Wadekar
82c76c1b71SVarun Wadekar /*
83c76c1b71SVarun Wadekar * Convert SMC FID to SMC64, to support SMC32/SMC64 configurations
84c76c1b71SVarun Wadekar */
85*11c5b273SAnthony Zhou local_smc_fid |= (SMC_64 << FUNCID_CC_SHIFT);
86c76c1b71SVarun Wadekar
87*11c5b273SAnthony Zhou switch (local_smc_fid) {
88bb844c1fSVarun Wadekar /*
89bb844c1fSVarun Wadekar * Micro Coded Engine (MCE) commands reside in the 0x82FFFF00 -
90bb844c1fSVarun Wadekar * 0x82FFFFFF SiP SMC space
91bb844c1fSVarun Wadekar */
92bb844c1fSVarun Wadekar case TEGRA_SIP_MCE_CMD_ENTER_CSTATE:
93bb844c1fSVarun Wadekar case TEGRA_SIP_MCE_CMD_UPDATE_CSTATE_INFO:
94bb844c1fSVarun Wadekar case TEGRA_SIP_MCE_CMD_UPDATE_CROSSOVER_TIME:
95bb844c1fSVarun Wadekar case TEGRA_SIP_MCE_CMD_READ_CSTATE_STATS:
96bb844c1fSVarun Wadekar case TEGRA_SIP_MCE_CMD_WRITE_CSTATE_STATS:
97bb844c1fSVarun Wadekar case TEGRA_SIP_MCE_CMD_IS_SC7_ALLOWED:
98bb844c1fSVarun Wadekar case TEGRA_SIP_MCE_CMD_CC3_CTRL:
99bb844c1fSVarun Wadekar case TEGRA_SIP_MCE_CMD_ECHO_DATA:
100bb844c1fSVarun Wadekar case TEGRA_SIP_MCE_CMD_READ_VERSIONS:
101bb844c1fSVarun Wadekar case TEGRA_SIP_MCE_CMD_ENUM_FEATURES:
102bb844c1fSVarun Wadekar case TEGRA_SIP_MCE_CMD_ROC_FLUSH_CACHE_TRBITS:
103bb844c1fSVarun Wadekar case TEGRA_SIP_MCE_CMD_ENUM_READ_MCA:
104bb844c1fSVarun Wadekar case TEGRA_SIP_MCE_CMD_ENUM_WRITE_MCA:
105bb844c1fSVarun Wadekar case TEGRA_SIP_MCE_CMD_ROC_FLUSH_CACHE:
106bb844c1fSVarun Wadekar case TEGRA_SIP_MCE_CMD_ROC_CLEAN_CACHE:
10766ec1125SVarun Wadekar case TEGRA_SIP_MCE_CMD_ENABLE_LATIC:
108c11e0ddfSVarun Wadekar case TEGRA_SIP_MCE_CMD_UNCORE_PERFMON_REQ:
10953451898SKrishna Sitaraman case TEGRA_SIP_MCE_CMD_MISC_CCPLEX:
1103cf3183fSVarun Wadekar
1113cf3183fSVarun Wadekar /* clean up the high bits */
112*11c5b273SAnthony Zhou local_smc_fid &= MCE_CMD_MASK;
1133cf3183fSVarun Wadekar
114bb844c1fSVarun Wadekar /* execute the command and store the result */
115*11c5b273SAnthony Zhou mce_ret = mce_command_handler(local_smc_fid, local_x1, local_x2, local_x3);
116*11c5b273SAnthony Zhou write_ctx_reg(get_gpregs_ctx(handle),
117*11c5b273SAnthony Zhou CTX_GPREG_X0, (uint64_t)(mce_ret));
118*11c5b273SAnthony Zhou break;
1193cf3183fSVarun Wadekar
120691bc22dSVarun Wadekar /*
121691bc22dSVarun Wadekar * This function ID reads the Activity monitor's core/ref clock
122691bc22dSVarun Wadekar * counter values for a core/cluster.
123691bc22dSVarun Wadekar *
124691bc22dSVarun Wadekar * x1 = MPIDR of the target core
125691bc22dSVarun Wadekar * x2 = MIDR of the target core
126691bc22dSVarun Wadekar */
127691bc22dSVarun Wadekar case TEGRA_SIP_GET_ACTMON_CLK_COUNTERS:
128691bc22dSVarun Wadekar
129691bc22dSVarun Wadekar cpu = (uint32_t)x1 & MPIDR_CPU_MASK;
130691bc22dSVarun Wadekar impl = ((uint32_t)x2 >> MIDR_IMPL_SHIFT) & MIDR_IMPL_MASK;
131691bc22dSVarun Wadekar
132691bc22dSVarun Wadekar /* sanity check target CPU number */
133*11c5b273SAnthony Zhou if (cpu > (uint32_t)PLATFORM_MAX_CPUS_PER_CLUSTER) {
134*11c5b273SAnthony Zhou ret = -EINVAL;
135*11c5b273SAnthony Zhou } else {
136691bc22dSVarun Wadekar /* get the base address for the current CPU */
137691bc22dSVarun Wadekar base = (impl == DENVER_IMPL) ? TEGRA_DENVER_ACTMON_CTR_BASE :
138691bc22dSVarun Wadekar TEGRA_ARM_ACTMON_CTR_BASE;
139691bc22dSVarun Wadekar
140691bc22dSVarun Wadekar /* read the clock counter values */
141*11c5b273SAnthony Zhou core_clk_ctr = mmio_read_32(base + (8ULL * cpu));
142*11c5b273SAnthony Zhou ref_clk_ctr = mmio_read_32(base + (8ULL * cpu) + REF_CLK_OFFSET);
143691bc22dSVarun Wadekar
144691bc22dSVarun Wadekar /* return the counter values as two different parameters */
145*11c5b273SAnthony Zhou write_ctx_reg(get_gpregs_ctx(handle),
146*11c5b273SAnthony Zhou CTX_GPREG_X1, (core_clk_ctr));
147*11c5b273SAnthony Zhou write_ctx_reg(get_gpregs_ctx(handle),
148*11c5b273SAnthony Zhou CTX_GPREG_X2, (ref_clk_ctr));
149*11c5b273SAnthony Zhou }
150691bc22dSVarun Wadekar
151*11c5b273SAnthony Zhou break;
152691bc22dSVarun Wadekar
1533cf3183fSVarun Wadekar default:
154*11c5b273SAnthony Zhou ret = -ENOTSUP;
1553cf3183fSVarun Wadekar break;
1563cf3183fSVarun Wadekar }
1573cf3183fSVarun Wadekar
158*11c5b273SAnthony Zhou return ret;
1593cf3183fSVarun Wadekar }
160