1 /* 2 * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved. 3 * 4 * Redistribution and use in source and binary forms, with or without 5 * modification, are permitted provided that the following conditions are met: 6 * 7 * Redistributions of source code must retain the above copyright notice, this 8 * list of conditions and the following disclaimer. 9 * 10 * Redistributions in binary form must reproduce the above copyright notice, 11 * this list of conditions and the following disclaimer in the documentation 12 * and/or other materials provided with the distribution. 13 * 14 * Neither the name of ARM nor the names of its contributors may be used 15 * to endorse or promote products derived from this software without specific 16 * prior written permission. 17 * 18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 28 * POSSIBILITY OF SUCH DAMAGE. 29 */ 30 31 #ifndef __TEGRA_DEF_H__ 32 #define __TEGRA_DEF_H__ 33 34 /******************************************************************************* 35 * These values are used by the PSCI implementation during the `CPU_SUSPEND` 36 * and `SYSTEM_SUSPEND` calls as the `state-id` field in the 'power state' 37 * parameter. 38 ******************************************************************************/ 39 #define PSTATE_ID_CORE_IDLE 6 40 #define PSTATE_ID_CORE_POWERDN 7 41 #define PSTATE_ID_SOC_POWERDN 2 42 43 /******************************************************************************* 44 * Platform power states (used by PSCI framework) 45 * 46 * - PLAT_MAX_RET_STATE should be less than lowest PSTATE_ID 47 * - PLAT_MAX_OFF_STATE should be greater than the highest PSTATE_ID 48 ******************************************************************************/ 49 #define PLAT_MAX_RET_STATE 1 50 #define PLAT_MAX_OFF_STATE 8 51 52 /******************************************************************************* 53 * Implementation defined ACTLR_EL3 bit definitions 54 ******************************************************************************/ 55 #define ACTLR_EL3_L2ACTLR_BIT (1 << 6) 56 #define ACTLR_EL3_L2ECTLR_BIT (1 << 5) 57 #define ACTLR_EL3_L2CTLR_BIT (1 << 4) 58 #define ACTLR_EL3_CPUECTLR_BIT (1 << 1) 59 #define ACTLR_EL3_CPUACTLR_BIT (1 << 0) 60 #define ACTLR_EL3_ENABLE_ALL_ACCESS (ACTLR_EL3_L2ACTLR_BIT | \ 61 ACTLR_EL3_L2ECTLR_BIT | \ 62 ACTLR_EL3_L2CTLR_BIT | \ 63 ACTLR_EL3_CPUECTLR_BIT | \ 64 ACTLR_EL3_CPUACTLR_BIT) 65 66 /******************************************************************************* 67 * Secure IRQ definitions 68 ******************************************************************************/ 69 #define TEGRA186_TOP_WDT_IRQ 49 70 #define TEGRA186_AON_WDT_IRQ 50 71 72 #define TEGRA186_SEC_IRQ_TARGET_MASK 0xF3 /* 4 A57 - 2 Denver */ 73 74 /******************************************************************************* 75 * Tegra Miscellanous register constants 76 ******************************************************************************/ 77 #define TEGRA_MISC_BASE 0x00100000 78 #define HARDWARE_REVISION_OFFSET 0x4 79 #define MAJOR_VERSION_SHIFT 0x4 80 #define MAJOR_VERSION_MASK 0xF 81 #define MINOR_VERSION_SHIFT 0x10 82 #define MINOR_VERSION_MASK 0xF 83 84 #define MISCREG_PFCFG 0x200C 85 86 /******************************************************************************* 87 * Tegra TSA Controller constants 88 ******************************************************************************/ 89 #define TEGRA_TSA_BASE 0x02400000 90 91 /******************************************************************************* 92 * Tegra Memory Controller constants 93 ******************************************************************************/ 94 #define TEGRA_MC_STREAMID_BASE 0x02C00000 95 #define TEGRA_MC_BASE 0x02C10000 96 97 /******************************************************************************* 98 * Tegra UART Controller constants 99 ******************************************************************************/ 100 #define TEGRA_UARTA_BASE 0x03100000 101 #define TEGRA_UARTB_BASE 0x03110000 102 #define TEGRA_UARTC_BASE 0x0C280000 103 #define TEGRA_UARTD_BASE 0x03130000 104 #define TEGRA_UARTE_BASE 0x03140000 105 #define TEGRA_UARTF_BASE 0x03150000 106 #define TEGRA_UARTG_BASE 0x0C290000 107 108 /******************************************************************************* 109 * GICv2 & interrupt handling related constants 110 ******************************************************************************/ 111 #define TEGRA_GICD_BASE 0x03881000 112 #define TEGRA_GICC_BASE 0x03882000 113 114 /******************************************************************************* 115 * Security Engine related constants 116 ******************************************************************************/ 117 #define TEGRA_SE0_BASE 0x03AC0000 118 #define SE_MUTEX_WATCHDOG_NS_LIMIT 0x6C 119 #define TEGRA_PKA1_BASE 0x03AD0000 120 #define PKA_MUTEX_WATCHDOG_NS_LIMIT 0x8144 121 #define TEGRA_RNG1_BASE 0x03AE0000 122 #define RNG_MUTEX_WATCHDOG_NS_LIMIT 0xFE0 123 124 /******************************************************************************* 125 * Tegra Clock and Reset Controller constants 126 ******************************************************************************/ 127 #define TEGRA_CAR_RESET_BASE 0x05000000 128 129 /******************************************************************************* 130 * Tegra micro-seconds timer constants 131 ******************************************************************************/ 132 #define TEGRA_TMRUS_BASE 0x0C2E0000 133 134 /******************************************************************************* 135 * Tegra Power Mgmt Controller constants 136 ******************************************************************************/ 137 #define TEGRA_PMC_BASE 0x0C360000 138 139 /******************************************************************************* 140 * Tegra scratch registers constants 141 ******************************************************************************/ 142 #define TEGRA_SCRATCH_BASE 0x0C390000 143 #define SECURE_SCRATCH_RSV6 0x680 144 #define SECURE_SCRATCH_RSV11_LO 0x6A8 145 #define SECURE_SCRATCH_RSV11_HI 0x6AC 146 147 /******************************************************************************* 148 * Tegra Memory Mapped Control Register Access Bus constants 149 ******************************************************************************/ 150 #define TEGRA_MMCRAB_BASE 0x0E000000 151 152 /******************************************************************************* 153 * Tegra SMMU Controller constants 154 ******************************************************************************/ 155 #define TEGRA_SMMU_BASE 0x12000000 156 157 /******************************************************************************* 158 * Tegra TZRAM constants 159 ******************************************************************************/ 160 #define TEGRA_TZRAM_BASE 0x30000000 161 #define TEGRA_TZRAM_SIZE 0x50000 162 163 #endif /* __TEGRA_DEF_H__ */ 164