1 /* 2 * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved. 3 * 4 * Redistribution and use in source and binary forms, with or without 5 * modification, are permitted provided that the following conditions are met: 6 * 7 * Redistributions of source code must retain the above copyright notice, this 8 * list of conditions and the following disclaimer. 9 * 10 * Redistributions in binary form must reproduce the above copyright notice, 11 * this list of conditions and the following disclaimer in the documentation 12 * and/or other materials provided with the distribution. 13 * 14 * Neither the name of ARM nor the names of its contributors may be used 15 * to endorse or promote products derived from this software without specific 16 * prior written permission. 17 * 18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 28 * POSSIBILITY OF SUCH DAMAGE. 29 */ 30 31 #ifndef __TEGRA_DEF_H__ 32 #define __TEGRA_DEF_H__ 33 34 /******************************************************************************* 35 * MCE apertures used by the ARI interface 36 * 37 * Aperture 0 - Cpu0 (ARM Cortex A-57) 38 * Aperture 1 - Cpu1 (ARM Cortex A-57) 39 * Aperture 2 - Cpu2 (ARM Cortex A-57) 40 * Aperture 3 - Cpu3 (ARM Cortex A-57) 41 * Aperture 4 - Cpu4 (Denver15) 42 * Aperture 5 - Cpu5 (Denver15) 43 ******************************************************************************/ 44 #define MCE_ARI_APERTURE_0_OFFSET 0x0 45 #define MCE_ARI_APERTURE_1_OFFSET 0x10000 46 #define MCE_ARI_APERTURE_2_OFFSET 0x20000 47 #define MCE_ARI_APERTURE_3_OFFSET 0x30000 48 #define MCE_ARI_APERTURE_4_OFFSET 0x40000 49 #define MCE_ARI_APERTURE_5_OFFSET 0x50000 50 #define MCE_ARI_APERTURE_OFFSET_MAX MCE_APERTURE_5_OFFSET 51 52 /* number of apertures */ 53 #define MCE_ARI_APERTURES_MAX 6 54 55 /* each ARI aperture is 64KB */ 56 #define MCE_ARI_APERTURE_SIZE 0x10000 57 58 /******************************************************************************* 59 * CPU core id macros for the MCE_ONLINE_CORE ARI 60 ******************************************************************************/ 61 #define MCE_CORE_ID_MAX 8 62 #define MCE_CORE_ID_MASK 0x7 63 64 /******************************************************************************* 65 * These values are used by the PSCI implementation during the `CPU_SUSPEND` 66 * and `SYSTEM_SUSPEND` calls as the `state-id` field in the 'power state' 67 * parameter. 68 ******************************************************************************/ 69 #define PSTATE_ID_CORE_IDLE 6 70 #define PSTATE_ID_CORE_POWERDN 7 71 #define PSTATE_ID_SOC_POWERDN 2 72 73 /******************************************************************************* 74 * Platform power states (used by PSCI framework) 75 * 76 * - PLAT_MAX_RET_STATE should be less than lowest PSTATE_ID 77 * - PLAT_MAX_OFF_STATE should be greater than the highest PSTATE_ID 78 ******************************************************************************/ 79 #define PLAT_MAX_RET_STATE 1 80 #define PLAT_MAX_OFF_STATE 8 81 82 /******************************************************************************* 83 * Implementation defined ACTLR_EL3 bit definitions 84 ******************************************************************************/ 85 #define ACTLR_EL3_L2ACTLR_BIT (1 << 6) 86 #define ACTLR_EL3_L2ECTLR_BIT (1 << 5) 87 #define ACTLR_EL3_L2CTLR_BIT (1 << 4) 88 #define ACTLR_EL3_CPUECTLR_BIT (1 << 1) 89 #define ACTLR_EL3_CPUACTLR_BIT (1 << 0) 90 #define ACTLR_EL3_ENABLE_ALL_ACCESS (ACTLR_EL3_L2ACTLR_BIT | \ 91 ACTLR_EL3_L2ECTLR_BIT | \ 92 ACTLR_EL3_L2CTLR_BIT | \ 93 ACTLR_EL3_CPUECTLR_BIT | \ 94 ACTLR_EL3_CPUACTLR_BIT) 95 96 /******************************************************************************* 97 * Secure IRQ definitions 98 ******************************************************************************/ 99 #define TEGRA186_TOP_WDT_IRQ 49 100 #define TEGRA186_AON_WDT_IRQ 50 101 102 #define TEGRA186_SEC_IRQ_TARGET_MASK 0xF3 /* 4 A57 - 2 Denver */ 103 104 /******************************************************************************* 105 * Tegra Miscellanous register constants 106 ******************************************************************************/ 107 #define TEGRA_MISC_BASE 0x00100000 108 #define HARDWARE_REVISION_OFFSET 0x4 109 110 #define MISCREG_PFCFG 0x200C 111 112 /******************************************************************************* 113 * Tegra TSA Controller constants 114 ******************************************************************************/ 115 #define TEGRA_TSA_BASE 0x02400000 116 117 /******************************************************************************* 118 * TSA configuration registers 119 ******************************************************************************/ 120 #define TSA_CONFIG_STATIC0_CSW_SESWR 0x4010 121 #define TSA_CONFIG_STATIC0_CSW_SESWR_RESET 0x1100 122 #define TSA_CONFIG_STATIC0_CSW_ETRW 0x4038 123 #define TSA_CONFIG_STATIC0_CSW_ETRW_RESET 0x1100 124 #define TSA_CONFIG_STATIC0_CSW_SDMMCWAB 0x5010 125 #define TSA_CONFIG_STATIC0_CSW_SDMMCWAB_RESET 0x1100 126 #define TSA_CONFIG_STATIC0_CSW_AXISW 0x7008 127 #define TSA_CONFIG_STATIC0_CSW_AXISW_RESET 0x1100 128 #define TSA_CONFIG_STATIC0_CSW_HDAW 0xA008 129 #define TSA_CONFIG_STATIC0_CSW_HDAW_RESET 0x100 130 #define TSA_CONFIG_STATIC0_CSW_AONDMAW 0xB018 131 #define TSA_CONFIG_STATIC0_CSW_AONDMAW_RESET 0x1100 132 #define TSA_CONFIG_STATIC0_CSW_SCEDMAW 0xD018 133 #define TSA_CONFIG_STATIC0_CSW_SCEDMAW_RESET 0x1100 134 #define TSA_CONFIG_STATIC0_CSW_BPMPDMAW 0xD028 135 #define TSA_CONFIG_STATIC0_CSW_BPMPDMAW_RESET 0x1100 136 #define TSA_CONFIG_STATIC0_CSW_APEDMAW 0x12018 137 #define TSA_CONFIG_STATIC0_CSW_APEDMAW_RESET 0x1100 138 #define TSA_CONFIG_STATIC0_CSW_UFSHCW 0x13008 139 #define TSA_CONFIG_STATIC0_CSW_UFSHCW_RESET 0x1100 140 #define TSA_CONFIG_STATIC0_CSW_AFIW 0x13018 141 #define TSA_CONFIG_STATIC0_CSW_AFIW_RESET 0x1100 142 #define TSA_CONFIG_STATIC0_CSW_SATAW 0x13028 143 #define TSA_CONFIG_STATIC0_CSW_SATAW_RESET 0x1100 144 #define TSA_CONFIG_STATIC0_CSW_EQOSW 0x13038 145 #define TSA_CONFIG_STATIC0_CSW_EQOSW_RESET 0x1100 146 #define TSA_CONFIG_STATIC0_CSW_XUSB_DEVW 0x15008 147 #define TSA_CONFIG_STATIC0_CSW_XUSB_DEVW_RESET 0x1100 148 #define TSA_CONFIG_STATIC0_CSW_XUSB_HOSTW 0x15018 149 #define TSA_CONFIG_STATIC0_CSW_XUSB_HOSTW_RESET 0x1100 150 151 #define TSA_CONFIG_CSW_MEMTYPE_OVERRIDE_MASK (0x3 << 11) 152 #define TSA_CONFIG_CSW_MEMTYPE_OVERRIDE_PASTHRU (0 << 11) 153 154 /******************************************************************************* 155 * Tegra Memory Controller constants 156 ******************************************************************************/ 157 #define TEGRA_MC_STREAMID_BASE 0x02C00000 158 #define TEGRA_MC_BASE 0x02C10000 159 160 /* TZDRAM carveout configuration registers */ 161 #define MC_SECURITY_CFG0_0 0x70 162 #define MC_SECURITY_CFG1_0 0x74 163 #define MC_SECURITY_CFG3_0 0x9BC 164 165 /* Video Memory carveout configuration registers */ 166 #define MC_VIDEO_PROTECT_BASE_HI 0x978 167 #define MC_VIDEO_PROTECT_BASE_LO 0x648 168 #define MC_VIDEO_PROTECT_SIZE_MB 0x64c 169 170 /* TZRAM carveout (MC_SECURITY_CARVEOUT11) configuration registers */ 171 #define MC_TZRAM_BASE_LO 0x2194 172 #define TZRAM_BASE_LO_SHIFT 12 173 #define TZRAM_BASE_LO_MASK 0xFFFFF 174 #define MC_TZRAM_BASE_HI 0x2198 175 #define TZRAM_BASE_HI_SHIFT 0 176 #define TZRAM_BASE_HI_MASK 3 177 #define MC_TZRAM_SIZE 0x219C 178 #define TZRAM_SIZE_RANGE_4KB_SHIFT 27 179 180 #define MC_TZRAM_CARVEOUT_CFG 0x2190 181 #define TZRAM_LOCK_CFG_SETTINGS_BIT (1 << 1) 182 #define TZRAM_ENABLE_TZ_LOCK_BIT (1 << 0) 183 #define MC_TZRAM_CARVEOUT_CLIENT_ACCESS_CFG0 0x21A0 184 #define MC_TZRAM_CARVEOUT_CLIENT_ACCESS_CFG1 0x21A4 185 #define TZRAM_CARVEOUT_CPU_WRITE_ACCESS_BIT (1 << 25) 186 #define TZRAM_CARVEOUT_CPU_READ_ACCESS_BIT (1 << 7) 187 #define MC_TZRAM_CARVEOUT_CLIENT_ACCESS_CFG2 0x21A8 188 #define MC_TZRAM_CARVEOUT_CLIENT_ACCESS_CFG3 0x21AC 189 #define MC_TZRAM_CARVEOUT_CLIENT_ACCESS_CFG4 0x21B0 190 #define MC_TZRAM_CARVEOUT_CLIENT_ACCESS_CFG5 0x21B4 191 192 #define MC_TZRAM_CARVEOUT_FORCE_INTERNAL_ACCESS0 0x21B8 193 #define MC_TZRAM_CARVEOUT_FORCE_INTERNAL_ACCESS1 0x21BC 194 #define MC_TZRAM_CARVEOUT_FORCE_INTERNAL_ACCESS2 0x21C0 195 #define MC_TZRAM_CARVEOUT_FORCE_INTERNAL_ACCESS3 0x21C4 196 #define MC_TZRAM_CARVEOUT_FORCE_INTERNAL_ACCESS4 0x21C8 197 #define MC_TZRAM_CARVEOUT_FORCE_INTERNAL_ACCESS5 0x21CC 198 199 /******************************************************************************* 200 * Tegra UART Controller constants 201 ******************************************************************************/ 202 #define TEGRA_UARTA_BASE 0x03100000 203 #define TEGRA_UARTB_BASE 0x03110000 204 #define TEGRA_UARTC_BASE 0x0C280000 205 #define TEGRA_UARTD_BASE 0x03130000 206 #define TEGRA_UARTE_BASE 0x03140000 207 #define TEGRA_UARTF_BASE 0x03150000 208 #define TEGRA_UARTG_BASE 0x0C290000 209 210 /******************************************************************************* 211 * Tegra Fuse Controller related constants 212 ******************************************************************************/ 213 #define TEGRA_FUSE_BASE 0x03820000 214 #define OPT_SUBREVISION 0x248 215 #define SUBREVISION_MASK 0xFF 216 217 /******************************************************************************* 218 * GICv2 & interrupt handling related constants 219 ******************************************************************************/ 220 #define TEGRA_GICD_BASE 0x03881000 221 #define TEGRA_GICC_BASE 0x03882000 222 223 /******************************************************************************* 224 * Security Engine related constants 225 ******************************************************************************/ 226 #define TEGRA_SE0_BASE 0x03AC0000 227 #define SE_MUTEX_WATCHDOG_NS_LIMIT 0x6C 228 #define TEGRA_PKA1_BASE 0x03AD0000 229 #define PKA_MUTEX_WATCHDOG_NS_LIMIT 0x8144 230 #define TEGRA_RNG1_BASE 0x03AE0000 231 #define RNG_MUTEX_WATCHDOG_NS_LIMIT 0xFE0 232 233 /******************************************************************************* 234 * Tegra Clock and Reset Controller constants 235 ******************************************************************************/ 236 #define TEGRA_CAR_RESET_BASE 0x05000000 237 238 /******************************************************************************* 239 * Tegra micro-seconds timer constants 240 ******************************************************************************/ 241 #define TEGRA_TMRUS_BASE 0x0C2E0000 242 243 /******************************************************************************* 244 * Tegra Power Mgmt Controller constants 245 ******************************************************************************/ 246 #define TEGRA_PMC_BASE 0x0C360000 247 248 /******************************************************************************* 249 * Tegra scratch registers constants 250 ******************************************************************************/ 251 #define TEGRA_SCRATCH_BASE 0x0C390000 252 #define SECURE_SCRATCH_RSV6 0x680 253 #define SECURE_SCRATCH_RSV11_LO 0x6A8 254 #define SECURE_SCRATCH_RSV11_HI 0x6AC 255 #define SECURE_SCRATCH_RSV53_LO 0x7F8 256 #define SECURE_SCRATCH_RSV53_HI 0x7FC 257 #define SECURE_SCRATCH_RSV54_HI 0x804 258 #define SECURE_SCRATCH_RSV55_LO 0x808 259 #define SECURE_SCRATCH_RSV55_HI 0x80C 260 261 /******************************************************************************* 262 * Tegra Memory Mapped Control Register Access Bus constants 263 ******************************************************************************/ 264 #define TEGRA_MMCRAB_BASE 0x0E000000 265 266 /******************************************************************************* 267 * Tegra SMMU Controller constants 268 ******************************************************************************/ 269 #define TEGRA_SMMU_BASE 0x12000000 270 271 /******************************************************************************* 272 * Tegra TZRAM constants 273 ******************************************************************************/ 274 #define TEGRA_TZRAM_BASE 0x30000000 275 #define TEGRA_TZRAM_SIZE 0x40000 276 277 #endif /* __TEGRA_DEF_H__ */ 278