xref: /rk3399_ARM-atf/plat/nvidia/tegra/include/drivers/memctrl_v2.h (revision 82cb2c1ad9897473743f08437d0a3995bed561b9)
1412dd5c5SVarun Wadekar /*
206803cfdSPritesh Raithatha  * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
3412dd5c5SVarun Wadekar  *
4*82cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5412dd5c5SVarun Wadekar  */
6412dd5c5SVarun Wadekar 
7412dd5c5SVarun Wadekar #ifndef __MEMCTRLV2_H__
8412dd5c5SVarun Wadekar #define __MEMCTRLV2_H__
9412dd5c5SVarun Wadekar 
10412dd5c5SVarun Wadekar #include <tegra_def.h>
11412dd5c5SVarun Wadekar 
1206803cfdSPritesh Raithatha #ifndef __ASSEMBLY__
1306803cfdSPritesh Raithatha 
1406803cfdSPritesh Raithatha #include <sys/types.h>
1506803cfdSPritesh Raithatha 
16412dd5c5SVarun Wadekar /*******************************************************************************
17412dd5c5SVarun Wadekar  * StreamID to indicate no SMMU translations (requests to be steered on the
18412dd5c5SVarun Wadekar  * SMMU bypass path)
19412dd5c5SVarun Wadekar  ******************************************************************************/
20412dd5c5SVarun Wadekar #define MC_STREAM_ID_MAX			0x7F
21412dd5c5SVarun Wadekar 
22412dd5c5SVarun Wadekar /*******************************************************************************
23412dd5c5SVarun Wadekar  * Stream ID Override Config registers
24412dd5c5SVarun Wadekar  ******************************************************************************/
2506803cfdSPritesh Raithatha #define MC_STREAMID_OVERRIDE_CFG_PTCR		0x000
2606803cfdSPritesh Raithatha #define MC_STREAMID_OVERRIDE_CFG_AFIR		0x070
2706803cfdSPritesh Raithatha #define MC_STREAMID_OVERRIDE_CFG_HDAR		0x0A8
2806803cfdSPritesh Raithatha #define MC_STREAMID_OVERRIDE_CFG_HOST1XDMAR	0x0B0
2906803cfdSPritesh Raithatha #define MC_STREAMID_OVERRIDE_CFG_NVENCSRD	0x0E0
3006803cfdSPritesh Raithatha #define MC_STREAMID_OVERRIDE_CFG_SATAR		0x0F8
31412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_MPCORER	0x138
32412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_NVENCSWR	0x158
33412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_AFIW		0x188
3406803cfdSPritesh Raithatha #define MC_STREAMID_OVERRIDE_CFG_HDAW		0x1A8
35412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_MPCOREW	0x1C8
36412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_SATAW		0x1E8
37412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_ISPRA		0x220
38412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_ISPWA		0x230
39412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_ISPWB		0x238
40412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_XUSB_HOSTR	0x250
41412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_XUSB_HOSTW	0x258
42412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_XUSB_DEVR	0x260
43412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_XUSB_DEVW	0x268
44412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_TSECSRD	0x2A0
45412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_TSECSWR	0x2A8
46412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_GPUSRD		0x2C0
47412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_GPUSWR		0x2C8
48412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_SDMMCRA	0x300
49412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_SDMMCRAA	0x308
50412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_SDMMCR		0x310
51412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_SDMMCRAB	0x318
52412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_SDMMCWA	0x320
53412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_SDMMCWAA	0x328
54412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_SDMMCW		0x330
55412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_SDMMCWAB	0x338
56412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_VICSRD		0x360
57412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_VICSWR		0x368
58412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_VIW		0x390
59412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_NVDECSRD	0x3C0
60412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_NVDECSWR	0x3C8
61412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_APER		0x3D0
62412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_APEW		0x3D8
63412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_NVJPGSRD	0x3F0
64412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_NVJPGSWR	0x3F8
65412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_SESRD		0x400
66412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_SESWR		0x408
67412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_ETRR		0x420
68412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_ETRW		0x428
69412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_TSECSRDB	0x430
70412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_TSECSWRB	0x438
71412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_GPUSRD2	0x440
72412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_GPUSWR2	0x448
73412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_AXISR		0x460
74412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_AXISW		0x468
75412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_EQOSR		0x470
76412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_EQOSW		0x478
77412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_UFSHCR		0x480
78412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_UFSHCW		0x488
79412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_NVDISPLAYR	0x490
80412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_BPMPR		0x498
81412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_BPMPW		0x4A0
82412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_BPMPDMAR	0x4A8
83412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_BPMPDMAW	0x4B0
84412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_AONR		0x4B8
85412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_AONW		0x4C0
86412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_AONDMAR	0x4C8
87412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_AONDMAW	0x4D0
88412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_SCER		0x4D8
89412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_SCEW		0x4E0
90412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_SCEDMAR	0x4E8
91412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_SCEDMAW	0x4F0
92412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_APEDMAR	0x4F8
93412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_APEDMAW	0x500
94412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_NVDISPLAYR1	0x508
95412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_VICSRD1	0x510
96412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_NVDECSRD1	0x518
97412dd5c5SVarun Wadekar 
98412dd5c5SVarun Wadekar /*******************************************************************************
9906803cfdSPritesh Raithatha  * Macro to calculate Security cfg register addr from StreamID Override register
100412dd5c5SVarun Wadekar  ******************************************************************************/
10106803cfdSPritesh Raithatha #define MC_STREAMID_OVERRIDE_TO_SECURITY_CFG(addr) (addr + sizeof(uint32_t))
102412dd5c5SVarun Wadekar 
103412dd5c5SVarun Wadekar /*******************************************************************************
104be87d920SVarun Wadekar  * Memory Controller transaction override config registers
105be87d920SVarun Wadekar  ******************************************************************************/
106be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_HDAR		0x10a8
107be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_BPMPW		0x14a0
108be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_PTCR		0x1000
109be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_NVDISPLAYR	0x1490
110be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_EQOSW		0x1478
111be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_NVJPGSWR		0x13f8
112be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_ISPRA		0x1220
113be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_SDMMCWAA		0x1328
114be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_VICSRD		0x1360
115be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_MPCOREW		0x11c8
116be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_GPUSRD		0x12c0
117be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_AXISR		0x1460
118be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_SCEDMAW		0x14f0
119be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_SDMMCW		0x1330
120be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_EQOSR		0x1470
121be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_APEDMAR		0x14f8
122be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_NVENCSRD		0x10e0
123be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_SDMMCRAB		0x1318
124be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_VICSRD1		0x1510
125be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_BPMPDMAR		0x14a8
126be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_VIW		0x1390
127be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_SDMMCRAA		0x1308
128be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_AXISW		0x1468
129be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_XUSB_DEVR	0x1260
130be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_UFSHCR		0x1480
131be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_TSECSWR		0x12a8
132be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_GPUSWR		0x12c8
133be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_SATAR		0x10f8
134be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_XUSB_HOSTW	0x1258
135be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_TSECSWRB		0x1438
136be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_GPUSRD2		0x1440
137be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_SCEDMAR		0x14e8
138be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_GPUSWR2		0x1448
139be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_AONDMAW		0x14d0
140be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_APEDMAW		0x1500
141be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_AONW		0x14c0
142be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_HOST1XDMAR	0x10b0
143be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_ETRR		0x1420
144be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_SESWR		0x1408
145be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_NVJPGSRD		0x13f0
146be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_NVDECSRD		0x13c0
147be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_TSECSRDB		0x1430
148be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_BPMPDMAW		0x14b0
149be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_APER		0x13d0
150be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_NVDECSRD1	0x1518
151be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_XUSB_HOSTR	0x1250
152be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_ISPWA		0x1230
153be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_SESRD		0x1400
154be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_SCER		0x14d8
155be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_AONR		0x14b8
156be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_MPCORER		0x1138
157be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_SDMMCWA		0x1320
158be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_HDAW		0x11a8
159be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_NVDECSWR		0x13c8
160be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_UFSHCW		0x1488
161be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_AONDMAR		0x14c8
162be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_SATAW		0x11e8
163be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_ETRW		0x1428
164be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_VICSWR		0x1368
165be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_NVENCSWR		0x1158
166be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_AFIR		0x1070
167be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_SDMMCWAB		0x1338
168be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_SDMMCRA		0x1300
169be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_NVDISPLAYR1	0x1508
170be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_ISPWB		0x1238
171be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_BPMPR		0x1498
172be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_APEW		0x13d8
173be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_SDMMCR		0x1310
174be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_XUSB_DEVW	0x1268
175be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_TSECSRD		0x12a0
176be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_AFIW		0x1188
177be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_SCEW		0x14e0
178be87d920SVarun Wadekar 
179be87d920SVarun Wadekar /*******************************************************************************
180be87d920SVarun Wadekar  * Structure to hold the transaction override settings to use to override
181be87d920SVarun Wadekar  * client inputs
182be87d920SVarun Wadekar  ******************************************************************************/
183be87d920SVarun Wadekar typedef struct mc_txn_override_cfg {
184be87d920SVarun Wadekar 	uint32_t offset;
185be87d920SVarun Wadekar 	uint8_t cgid_tag;
186be87d920SVarun Wadekar } mc_txn_override_cfg_t;
187be87d920SVarun Wadekar 
188be87d920SVarun Wadekar #define mc_make_txn_override_cfg(off, val) \
189be87d920SVarun Wadekar 	{ \
190be87d920SVarun Wadekar 		.offset = MC_TXN_OVERRIDE_CONFIG_ ## off, \
191be87d920SVarun Wadekar 		.cgid_tag = MC_TXN_OVERRIDE_ ## val \
192be87d920SVarun Wadekar 	}
193be87d920SVarun Wadekar 
194be87d920SVarun Wadekar /*******************************************************************************
195412dd5c5SVarun Wadekar  * Structure to hold the Stream ID to use to override client inputs
196412dd5c5SVarun Wadekar  ******************************************************************************/
197412dd5c5SVarun Wadekar typedef struct mc_streamid_override_cfg {
198412dd5c5SVarun Wadekar 	uint32_t offset;
199412dd5c5SVarun Wadekar 	uint8_t stream_id;
200412dd5c5SVarun Wadekar } mc_streamid_override_cfg_t;
201412dd5c5SVarun Wadekar 
202412dd5c5SVarun Wadekar /*******************************************************************************
203412dd5c5SVarun Wadekar  * Structure to hold the Stream ID Security Configuration settings
204412dd5c5SVarun Wadekar  ******************************************************************************/
205412dd5c5SVarun Wadekar typedef struct mc_streamid_security_cfg {
206412dd5c5SVarun Wadekar 	char *name;
207412dd5c5SVarun Wadekar 	uint32_t offset;
208412dd5c5SVarun Wadekar 	int override_enable;
209412dd5c5SVarun Wadekar 	int override_client_inputs;
210412dd5c5SVarun Wadekar 	int override_client_ns_flag;
211412dd5c5SVarun Wadekar } mc_streamid_security_cfg_t;
212412dd5c5SVarun Wadekar 
213412dd5c5SVarun Wadekar #define OVERRIDE_DISABLE				1
214412dd5c5SVarun Wadekar #define OVERRIDE_ENABLE					0
215412dd5c5SVarun Wadekar #define CLIENT_FLAG_SECURE				0
216412dd5c5SVarun Wadekar #define CLIENT_FLAG_NON_SECURE				1
217412dd5c5SVarun Wadekar #define CLIENT_INPUTS_OVERRIDE				1
218412dd5c5SVarun Wadekar #define CLIENT_INPUTS_NO_OVERRIDE			0
219412dd5c5SVarun Wadekar 
220412dd5c5SVarun Wadekar #define mc_make_sec_cfg(off, ns, ovrrd, access) \
221412dd5c5SVarun Wadekar 	{ \
222412dd5c5SVarun Wadekar 		.name = # off, \
22306803cfdSPritesh Raithatha 		.offset = MC_STREAMID_OVERRIDE_TO_SECURITY_CFG( \
22406803cfdSPritesh Raithatha 				MC_STREAMID_OVERRIDE_CFG_ ## off), \
225412dd5c5SVarun Wadekar 		.override_client_ns_flag = CLIENT_FLAG_ ## ns, \
226412dd5c5SVarun Wadekar 		.override_client_inputs = CLIENT_INPUTS_ ## ovrrd, \
227412dd5c5SVarun Wadekar 		.override_enable = OVERRIDE_ ## access \
228412dd5c5SVarun Wadekar 	}
229412dd5c5SVarun Wadekar 
23006803cfdSPritesh Raithatha /*******************************************************************************
23106803cfdSPritesh Raithatha  * Structure to hold Memory Controller's Configuration settings
23206803cfdSPritesh Raithatha  ******************************************************************************/
23306803cfdSPritesh Raithatha typedef struct tegra_mc_settings {
23406803cfdSPritesh Raithatha 	const uint32_t *streamid_override_cfg;
23506803cfdSPritesh Raithatha 	uint32_t num_streamid_override_cfgs;
23606803cfdSPritesh Raithatha 	const mc_streamid_security_cfg_t *streamid_security_cfg;
23706803cfdSPritesh Raithatha 	uint32_t num_streamid_security_cfgs;
23806803cfdSPritesh Raithatha 	const mc_txn_override_cfg_t *txn_override_cfg;
23906803cfdSPritesh Raithatha 	uint32_t num_txn_override_cfgs;
24006803cfdSPritesh Raithatha } tegra_mc_settings_t;
24106803cfdSPritesh Raithatha 
2422f583f8eSVarun Wadekar #endif /* __ASSEMBLY__ */
24368c7de6fSVarun Wadekar 
244412dd5c5SVarun Wadekar /*******************************************************************************
24506803cfdSPritesh Raithatha  * Memory Controller SMMU Bypass config register
24606803cfdSPritesh Raithatha  ******************************************************************************/
24706803cfdSPritesh Raithatha #define MC_SMMU_BYPASS_CONFIG			0x1820
24806803cfdSPritesh Raithatha #define MC_SMMU_BYPASS_CTRL_MASK		0x3
24906803cfdSPritesh Raithatha #define MC_SMMU_BYPASS_CTRL_SHIFT		0
25006803cfdSPritesh Raithatha #define MC_SMMU_CTRL_TBU_BYPASS_ALL		(0 << MC_SMMU_BYPASS_CTRL_SHIFT)
25106803cfdSPritesh Raithatha #define MC_SMMU_CTRL_TBU_RSVD			(1 << MC_SMMU_BYPASS_CTRL_SHIFT)
25206803cfdSPritesh Raithatha #define MC_SMMU_CTRL_TBU_BYPASS_SPL_STREAMID	(2 << MC_SMMU_BYPASS_CTRL_SHIFT)
25306803cfdSPritesh Raithatha #define MC_SMMU_CTRL_TBU_BYPASS_NONE		(3 << MC_SMMU_BYPASS_CTRL_SHIFT)
25406803cfdSPritesh Raithatha #define MC_SMMU_BYPASS_CONFIG_WRITE_ACCESS_BIT	(1 << 31)
25506803cfdSPritesh Raithatha #define MC_SMMU_BYPASS_CONFIG_SETTINGS		(MC_SMMU_BYPASS_CONFIG_WRITE_ACCESS_BIT | \
25606803cfdSPritesh Raithatha 						 MC_SMMU_CTRL_TBU_BYPASS_SPL_STREAMID)
25706803cfdSPritesh Raithatha 
25806803cfdSPritesh Raithatha #define MC_TXN_OVERRIDE_CONFIG_AXID_OVERRIDE_CGID	(1 << 0)
25906803cfdSPritesh Raithatha #define MC_TXN_OVERRIDE_CONFIG_COH_PATH_OVERRIDE_SO_DEV	(2 << 4)
26006803cfdSPritesh Raithatha #define MC_TXN_OVERRIDE_CONFIG_AXID_OVERRIDE_SO_DEV_CGID_SO_DEV_CLIENT	(1 << 12)
26106803cfdSPritesh Raithatha 
26206803cfdSPritesh Raithatha /*******************************************************************************
26306803cfdSPritesh Raithatha  * Non-SO_DEV transactions override values for CGID_TAG bitfield for the
26406803cfdSPritesh Raithatha  * MC_TXN_OVERRIDE_CONFIG_{module} registers
26506803cfdSPritesh Raithatha  ******************************************************************************/
26606803cfdSPritesh Raithatha #define MC_TXN_OVERRIDE_CGID_TAG_DEFAULT	0
26706803cfdSPritesh Raithatha #define MC_TXN_OVERRIDE_CGID_TAG_CLIENT_AXI_ID	1
26806803cfdSPritesh Raithatha #define MC_TXN_OVERRIDE_CGID_TAG_ZERO		2
26906803cfdSPritesh Raithatha #define MC_TXN_OVERRIDE_CGID_TAG_ADR		3
27006803cfdSPritesh Raithatha #define MC_TXN_OVERRIDE_CGID_TAG_MASK		3
27106803cfdSPritesh Raithatha 
27206803cfdSPritesh Raithatha /*******************************************************************************
273e64ce3abSVarun Wadekar  * Memory Controller Reset Control registers
274e64ce3abSVarun Wadekar  ******************************************************************************/
275e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL0			0x200
276e64ce3abSVarun Wadekar #define  MC_CLIENT_HOTRESET_CTRL0_RESET_VAL		0
277e64ce3abSVarun Wadekar #define  MC_CLIENT_HOTRESET_CTRL0_AFI_FLUSH_ENB		(1 << 0)
278e64ce3abSVarun Wadekar #define  MC_CLIENT_HOTRESET_CTRL0_HC_FLUSH_ENB		(1 << 6)
279e64ce3abSVarun Wadekar #define  MC_CLIENT_HOTRESET_CTRL0_HDA_FLUSH_ENB		(1 << 7)
280e64ce3abSVarun Wadekar #define  MC_CLIENT_HOTRESET_CTRL0_ISP2_FLUSH_ENB	(1 << 8)
281e64ce3abSVarun Wadekar #define  MC_CLIENT_HOTRESET_CTRL0_MPCORE_FLUSH_ENB	(1 << 9)
282e64ce3abSVarun Wadekar #define  MC_CLIENT_HOTRESET_CTRL0_NVENC_FLUSH_ENB	(1 << 11)
283e64ce3abSVarun Wadekar #define  MC_CLIENT_HOTRESET_CTRL0_SATA_FLUSH_ENB	(1 << 15)
284e64ce3abSVarun Wadekar #define  MC_CLIENT_HOTRESET_CTRL0_VI_FLUSH_ENB		(1 << 17)
285e64ce3abSVarun Wadekar #define  MC_CLIENT_HOTRESET_CTRL0_VIC_FLUSH_ENB		(1 << 18)
286e64ce3abSVarun Wadekar #define  MC_CLIENT_HOTRESET_CTRL0_XUSB_HOST_FLUSH_ENB	(1 << 19)
287e64ce3abSVarun Wadekar #define  MC_CLIENT_HOTRESET_CTRL0_XUSB_DEV_FLUSH_ENB	(1 << 20)
288e64ce3abSVarun Wadekar #define  MC_CLIENT_HOTRESET_CTRL0_TSEC_FLUSH_ENB	(1 << 22)
289e64ce3abSVarun Wadekar #define  MC_CLIENT_HOTRESET_CTRL0_SDMMC1A_FLUSH_ENB	(1 << 29)
290e64ce3abSVarun Wadekar #define  MC_CLIENT_HOTRESET_CTRL0_SDMMC2A_FLUSH_ENB	(1 << 30)
291e64ce3abSVarun Wadekar #define  MC_CLIENT_HOTRESET_CTRL0_SDMMC3A_FLUSH_ENB	(1 << 31)
292e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_STATUS0			0x204
293e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL1			0x970
294e64ce3abSVarun Wadekar #define  MC_CLIENT_HOTRESET_CTRL1_RESET_VAL		0
295e64ce3abSVarun Wadekar #define  MC_CLIENT_HOTRESET_CTRL1_SDMMC4A_FLUSH_ENB	(1 << 0)
296e64ce3abSVarun Wadekar #define  MC_CLIENT_HOTRESET_CTRL1_GPU_FLUSH_ENB		(1 << 2)
297e64ce3abSVarun Wadekar #define  MC_CLIENT_HOTRESET_CTRL1_NVDEC_FLUSH_ENB	(1 << 5)
298e64ce3abSVarun Wadekar #define  MC_CLIENT_HOTRESET_CTRL1_APE_FLUSH_ENB		(1 << 6)
299e64ce3abSVarun Wadekar #define  MC_CLIENT_HOTRESET_CTRL1_SE_FLUSH_ENB		(1 << 7)
300e64ce3abSVarun Wadekar #define  MC_CLIENT_HOTRESET_CTRL1_NVJPG_FLUSH_ENB	(1 << 8)
301e64ce3abSVarun Wadekar #define  MC_CLIENT_HOTRESET_CTRL1_ETR_FLUSH_ENB		(1 << 12)
302e64ce3abSVarun Wadekar #define  MC_CLIENT_HOTRESET_CTRL1_TSECB_FLUSH_ENB	(1 << 13)
303e64ce3abSVarun Wadekar #define  MC_CLIENT_HOTRESET_CTRL1_AXIS_FLUSH_ENB	(1 << 18)
304e64ce3abSVarun Wadekar #define  MC_CLIENT_HOTRESET_CTRL1_EQOS_FLUSH_ENB	(1 << 19)
305e64ce3abSVarun Wadekar #define  MC_CLIENT_HOTRESET_CTRL1_UFSHC_FLUSH_ENB	(1 << 20)
306e64ce3abSVarun Wadekar #define  MC_CLIENT_HOTRESET_CTRL1_NVDISPLAY_FLUSH_ENB	(1 << 21)
307e64ce3abSVarun Wadekar #define  MC_CLIENT_HOTRESET_CTRL1_BPMP_FLUSH_ENB	(1 << 22)
308e64ce3abSVarun Wadekar #define  MC_CLIENT_HOTRESET_CTRL1_AON_FLUSH_ENB		(1 << 23)
309e64ce3abSVarun Wadekar #define  MC_CLIENT_HOTRESET_CTRL1_SCE_FLUSH_ENB		(1 << 24)
310e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_STATUS1			0x974
311e64ce3abSVarun Wadekar 
312e64ce3abSVarun Wadekar /*******************************************************************************
313e64ce3abSVarun Wadekar  * Memory Controller's PCFIFO client configuration registers
314e64ce3abSVarun Wadekar  ******************************************************************************/
315e64ce3abSVarun Wadekar #define MC_PCFIFO_CLIENT_CONFIG1			0xdd4
316e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG1_RESET_VAL		0x20000
317e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG1_PCFIFO_AFIW_UNORDERED	(0 << 17)
318e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG1_PCFIFO_AFIW_MASK	(1 << 17)
319e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG1_PCFIFO_HDAW_UNORDERED	(0 << 21)
320e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG1_PCFIFO_HDAW_MASK	(1 << 21)
321e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG1_PCFIFO_SATAW_UNORDERED (0 << 29)
322e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG1_PCFIFO_SATAW_MASK	(1 << 29)
323e64ce3abSVarun Wadekar 
324e64ce3abSVarun Wadekar #define MC_PCFIFO_CLIENT_CONFIG2			0xdd8
325e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG2_RESET_VAL		0x20000
326e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG2_PCFIFO_XUSB_HOSTW_UNORDERED	(0 << 11)
327e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG2_PCFIFO_XUSB_HOSTW_MASK	(1 << 11)
328e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG2_PCFIFO_XUSB_DEVW_UNORDERED	(0 << 13)
329e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG2_PCFIFO_XUSB_DEVW_MASK	(1 << 13)
330e64ce3abSVarun Wadekar 
331e64ce3abSVarun Wadekar #define MC_PCFIFO_CLIENT_CONFIG3			0xddc
332e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG3_RESET_VAL		0
333e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG3_PCFIFO_SDMMCWAB_UNORDERED	(0 << 7)
334e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG3_PCFIFO_SDMMCWAB_MASK	(1 << 7)
335e64ce3abSVarun Wadekar 
336e64ce3abSVarun Wadekar #define MC_PCFIFO_CLIENT_CONFIG4		0xde0
337e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG4_RESET_VAL	0
338e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG4_PCFIFO_SESWR_UNORDERED (0 << 1)
339e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG4_PCFIFO_SESWR_MASK	(1 << 1)
340e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG4_PCFIFO_ETRW_UNORDERED	(0 << 5)
341e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG4_PCFIFO_ETRW_MASK	(1 << 5)
342e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG4_PCFIFO_AXISW_UNORDERED (0 << 13)
343e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG4_PCFIFO_AXISW_MASK	(1 << 13)
344e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG4_PCFIFO_EQOSW_UNORDERED (0 << 15)
345e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG4_PCFIFO_EQOSW_MASK	(1 << 15)
346e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG4_PCFIFO_UFSHCW_UNORDERED	(0 << 17)
347e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG4_PCFIFO_UFSHCW_MASK	(1 << 17)
348e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG4_PCFIFO_BPMPDMAW_UNORDERED	(0 << 22)
349e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG4_PCFIFO_BPMPDMAW_MASK	(1 << 22)
350e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG4_PCFIFO_AONDMAW_UNORDERED	(0 << 26)
351e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG4_PCFIFO_AONDMAW_MASK	(1 << 26)
352e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG4_PCFIFO_SCEDMAW_UNORDERED	(0 << 30)
353e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG4_PCFIFO_SCEDMAW_MASK	(1 << 30)
354e64ce3abSVarun Wadekar 
355e64ce3abSVarun Wadekar #define MC_PCFIFO_CLIENT_CONFIG5		0xbf4
356e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG5_RESET_VAL	0
357e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG5_PCFIFO_APEDMAW_UNORDERED	(0 << 0)
358e64ce3abSVarun Wadekar #define  MC_PCFIFO_CLIENT_CONFIG5_PCFIFO_APEDMAW_MASK	(1 << 0)
359e64ce3abSVarun Wadekar 
360e64ce3abSVarun Wadekar /*******************************************************************************
361e64ce3abSVarun Wadekar  * Memory Controller's SMMU client configuration registers
362e64ce3abSVarun Wadekar  ******************************************************************************/
363e64ce3abSVarun Wadekar #define MC_SMMU_CLIENT_CONFIG1				0x44
364e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG1_RESET_VAL		0x20000
365e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG1_AFIW_UNORDERED		(0 << 17)
366e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG1_AFIW_MASK		(1 << 17)
367e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG1_HDAW_UNORDERED		(0 << 21)
368e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG1_HDAW_MASK		(1 << 21)
369e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG1_SATAW_UNORDERED		(0 << 29)
370e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG1_SATAW_MASK		(1 << 29)
371e64ce3abSVarun Wadekar 
372e64ce3abSVarun Wadekar #define MC_SMMU_CLIENT_CONFIG2				0x48
373e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG2_RESET_VAL		0x20000
374e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG2_XUSB_HOSTW_UNORDERED	(0 << 11)
375e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG2_XUSB_HOSTW_MASK		(1 << 11)
376e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG2_XUSB_DEVW_UNORDERED	(0 << 13)
377e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG2_XUSB_DEVW_MASK		(1 << 13)
378e64ce3abSVarun Wadekar 
379e64ce3abSVarun Wadekar #define MC_SMMU_CLIENT_CONFIG3				0x4c
380e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG3_RESET_VAL		0
381e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG3_SDMMCWAB_UNORDERED	(0 << 7)
382e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG3_SDMMCWAB_MASK		(1 << 7)
383e64ce3abSVarun Wadekar 
384e64ce3abSVarun Wadekar #define MC_SMMU_CLIENT_CONFIG4				0xb9c
385e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG4_RESET_VAL		0
386e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG4_SESWR_UNORDERED		(0 << 1)
387e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG4_SESWR_MASK		(1 << 1)
388e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG4_ETRW_UNORDERED		(0 << 5)
389e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG4_ETRW_MASK		(1 << 5)
390e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG4_AXISW_UNORDERED		(0 << 13)
391e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG4_AXISW_MASK		(1 << 13)
392e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG4_EQOSW_UNORDERED		(0 << 15)
393e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG4_EQOSW_MASK		(1 << 15)
394e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG4_UFSHCW_UNORDERED	(0 << 17)
395e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG4_UFSHCW_MASK		(1 << 17)
396e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG4_BPMPDMAW_UNORDERED	(0 << 22)
397e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG4_BPMPDMAW_MASK		(1 << 22)
398e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG4_AONDMAW_UNORDERED	(0 << 26)
399e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG4_AONDMAW_MASK		(1 << 26)
400e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG4_SCEDMAW_UNORDERED	(0 << 30)
401e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG4_SCEDMAW_MASK		(1 << 30)
402e64ce3abSVarun Wadekar 
403e64ce3abSVarun Wadekar #define MC_SMMU_CLIENT_CONFIG5				0xbac
404e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG5_RESET_VAL		0
405e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG5_APEDMAW_UNORDERED	(0 << 0)
406e64ce3abSVarun Wadekar #define  MC_SMMU_CLIENT_CONFIG5_APEDMAW_MASK	(1 << 0)
407e64ce3abSVarun Wadekar 
40868c7de6fSVarun Wadekar #ifndef __ASSEMBLY__
40968c7de6fSVarun Wadekar 
41068c7de6fSVarun Wadekar #include <mmio.h>
41168c7de6fSVarun Wadekar 
412412dd5c5SVarun Wadekar static inline uint32_t tegra_mc_read_32(uint32_t off)
413412dd5c5SVarun Wadekar {
414412dd5c5SVarun Wadekar 	return mmio_read_32(TEGRA_MC_BASE + off);
415412dd5c5SVarun Wadekar }
416412dd5c5SVarun Wadekar 
417412dd5c5SVarun Wadekar static inline void tegra_mc_write_32(uint32_t off, uint32_t val)
418412dd5c5SVarun Wadekar {
419412dd5c5SVarun Wadekar 	mmio_write_32(TEGRA_MC_BASE + off, val);
420412dd5c5SVarun Wadekar }
421412dd5c5SVarun Wadekar 
422412dd5c5SVarun Wadekar static inline uint32_t tegra_mc_streamid_read_32(uint32_t off)
423412dd5c5SVarun Wadekar {
424412dd5c5SVarun Wadekar 	return mmio_read_32(TEGRA_MC_STREAMID_BASE + off);
425412dd5c5SVarun Wadekar }
426412dd5c5SVarun Wadekar 
427412dd5c5SVarun Wadekar static inline void tegra_mc_streamid_write_32(uint32_t off, uint32_t val)
428412dd5c5SVarun Wadekar {
429412dd5c5SVarun Wadekar 	mmio_write_32(TEGRA_MC_STREAMID_BASE + off, val);
430412dd5c5SVarun Wadekar }
431412dd5c5SVarun Wadekar 
432e64ce3abSVarun Wadekar #define mc_set_pcfifo_unordered_boot_so_mss(id, client) \
433e64ce3abSVarun Wadekar 	(~MC_PCFIFO_CLIENT_CONFIG##id##_PCFIFO_##client##_MASK | \
434e64ce3abSVarun Wadekar 	 MC_PCFIFO_CLIENT_CONFIG##id##_PCFIFO_##client##_UNORDERED)
435e64ce3abSVarun Wadekar 
436e64ce3abSVarun Wadekar #define mc_set_smmu_unordered_boot_so_mss(id, client) \
437e64ce3abSVarun Wadekar 	(~MC_PCFIFO_CLIENT_CONFIG##id##_PCFIFO_##client##_MASK | \
438e64ce3abSVarun Wadekar 	 MC_PCFIFO_CLIENT_CONFIG##id##_PCFIFO_##client##_UNORDERED)
439e64ce3abSVarun Wadekar 
440e64ce3abSVarun Wadekar #define mc_set_tsa_passthrough(client) \
441e64ce3abSVarun Wadekar 	{ \
442e64ce3abSVarun Wadekar 		mmio_write_32(TEGRA_TSA_BASE + TSA_CONFIG_STATIC0_CSW_##client, \
443e64ce3abSVarun Wadekar 			(TSA_CONFIG_STATIC0_CSW_##client##_RESET & \
444e64ce3abSVarun Wadekar 			 ~TSA_CONFIG_CSW_MEMTYPE_OVERRIDE_MASK) | \
445e64ce3abSVarun Wadekar 			TSA_CONFIG_CSW_MEMTYPE_OVERRIDE_PASTHRU); \
446e64ce3abSVarun Wadekar 	}
447e64ce3abSVarun Wadekar 
448e64ce3abSVarun Wadekar #define mc_set_forced_coherent_cfg(client) \
449e64ce3abSVarun Wadekar 	{ \
450e64ce3abSVarun Wadekar 		tegra_mc_write_32(MC_TXN_OVERRIDE_CONFIG_##client, \
451e64ce3abSVarun Wadekar 			MC_TXN_OVERRIDE_CONFIG_COH_PATH_OVERRIDE_SO_DEV); \
452e64ce3abSVarun Wadekar 	}
453e64ce3abSVarun Wadekar 
454e64ce3abSVarun Wadekar #define mc_set_forced_coherent_so_dev_cfg(client) \
455e64ce3abSVarun Wadekar 	{ \
456e64ce3abSVarun Wadekar 		tegra_mc_write_32(MC_TXN_OVERRIDE_CONFIG_##client, \
457e64ce3abSVarun Wadekar 			MC_TXN_OVERRIDE_CONFIG_COH_PATH_OVERRIDE_SO_DEV | \
458e64ce3abSVarun Wadekar 			MC_TXN_OVERRIDE_CONFIG_AXID_OVERRIDE_SO_DEV_CGID_SO_DEV_CLIENT); \
459e64ce3abSVarun Wadekar 	}
460e64ce3abSVarun Wadekar 
461e64ce3abSVarun Wadekar #define mc_set_forced_coherent_axid_so_dev_cfg(client) \
462e64ce3abSVarun Wadekar 	{ \
463e64ce3abSVarun Wadekar 		tegra_mc_write_32(MC_TXN_OVERRIDE_CONFIG_##client, \
464e64ce3abSVarun Wadekar 			MC_TXN_OVERRIDE_CONFIG_COH_PATH_OVERRIDE_SO_DEV | \
465e64ce3abSVarun Wadekar 			MC_TXN_OVERRIDE_CONFIG_AXID_OVERRIDE_CGID | \
466e64ce3abSVarun Wadekar 			MC_TXN_OVERRIDE_CONFIG_AXID_OVERRIDE_SO_DEV_CGID_SO_DEV_CLIENT); \
467e64ce3abSVarun Wadekar 	}
46806803cfdSPritesh Raithatha 
46906803cfdSPritesh Raithatha /*******************************************************************************
47006803cfdSPritesh Raithatha  * Handler to read memory configuration settings
47106803cfdSPritesh Raithatha  *
47206803cfdSPritesh Raithatha  * Implemented by SoCs under tegra/soc/txxx
47306803cfdSPritesh Raithatha  ******************************************************************************/
47406803cfdSPritesh Raithatha tegra_mc_settings_t *tegra_get_mc_settings(void);
47506803cfdSPritesh Raithatha 
47668c7de6fSVarun Wadekar #endif /* __ASSMEBLY__ */
477e64ce3abSVarun Wadekar 
478412dd5c5SVarun Wadekar #endif /* __MEMCTRLV2_H__ */
479